# **Keysight D9040PCIC PCI-Express**Compliance Application #### **Notices** © Keysight Technologies, Inc. 2008-2023 No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Keysight Technologies, Inc. as governed by United States and international copyright laws. #### Revision Version 4.81.0.0 #### **Edition** September 2023 Available in electronic format only Published by: Keysight Technologies, Inc. 1900 Garden of the Gods Road Colorado Springs, CO 80907 USA #### Warranty The material contained in this document is provided "as is," and is subject to being changed, without notice, in future editions. Further, to the maximum extent permitted by applicable law, Keysight disclaims all warranties, either express or implied, with regard to this manual and any information contained herein, including but not limited to the implied warranties of merchantability and fitness for a particular purpose. Keysight shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. Should Keysight and the user have a separate written agreement with warranty terms covering the material in this document that conflict with these terms, the warranty terms in the separate agreement shall control. #### **Technology License** The hardware and/or software described in this document are furnished under a license and may be used or copied only in accordance with the terms of such license. #### **U.S. Government Rights** The Software is "commercial computer software," as defined by Federal Acquisition Regulation ("FAR") 2.101. Pursuant to FAR 12.212 and 27.405-3 and Department of Defense FAR Supplement ("DFARS") 227.7202, the U.S. government acquires commercial computer software under the same terms by which the software is customarily provided to the public. Accordingly, Keysight provides the Software to U.S. government customers under its standard commercial license, which is embodied in its End User License Agreement (EULA), a copy of which can be found at www.keysight.com/find/sweula. The license set forth in the EULA represents the exclusive authority by which the U.S. government may use, modify, distribute, or disclose the Software. The EULA and the license set forth therein, does not require or permit, among other things, that Keysight: (1) Furnish technical information related to commercial computer software or commercial computer software documentation that is not customarily provided to the public; or (2) Relinquish to, or otherwise provide, the government rights in excess of these rights customarily provided to the public to use, modify, reproduce, release, perform, display, or disclose commercial computer software or commercial computer software documentation. No additional government requirements beyond those set forth in the EULA shall apply, except to the extent that those terms, rights, or licenses are explicitly required from all providers of commercial computer software pursuant to the FAR and the DFARS and are set forth specifically in writing elsewhere in the EULA. Keysight shall be under no obligation to update, revise or otherwise modify the Software. With respect to any technical data as defined by FAR 2.101, pursuant to FAR 12.211 and 27.404.2 and DFARS 227.7102, the U.S. government acquires no greater than Limited Rights as defined in FAR 27.401 or DFAR 227.7103-5 (c), as applicable in any technical data. #### **Safety Notices** #### CAUTION A CAUTION notice denotes a hazard. It calls attention to an operating procedure, practice, or the like that, if not correctly performed or adhered to, could result in damage to the product or loss of important data. Do not proceed beyond a CAUTION notice until the indicated conditions are fully understood and met. #### WARNING A WARNING notice denotes a hazard. It calls attention to an operating procedure, practice, or the like that, if not correctly performed or adhered to, could result in personal injury or death. Do not proceed beyond a WARNING notice until the indicated conditions are fully understood and met. #### In This Book This book is your guide to programming the Keysight Technologies D9040PCIC PCI-Express Compliance Application. - Chapter 1, "Introduction to Programming," starting on page 7, describes compliance application programming basics. - Chapter 2, "Configuration Variables and Values," starting on page 9, Chapter 3, "Test Names and IDs," starting on page 27, and Chapter 4, "Instruments," starting on page 63 provide information specific to programming the D9040PCIC PCI-Express Compliance Application. #### How to Use This Book Programmers who are new to compliance application programming should read all of the chapters in order. Programmers who are already familiar with this may review chapters 2, 3, and 4 for changes. ### Contents In This Book / 3 - 1 Introduction to Programming - Remote Programming Toolkit / 8 - 2 Configuration Variables and Values - 3 Test Names and IDs - 4 Instruments Index # 1 Introduction to Programming Remote Programming Toolkit / 8 This chapter introduces the basics for remote programming a compliance/test application. The programming commands provide the means of remote control. Basic operations that you can do remotely with a computer and a compliance/test app running on an oscilloscope include: - Launching and closing the application. - Configuring the options. - · Running tests. - Getting results. - · Controlling when and were dialogs get displayed - · Saving and loading projects. You can accomplish other tasks by combining these functions. ### Remote Programming Toolkit The majority of remote interface features are common across all the Keysight Technologies, Inc. family of compliance/test applications. Information on those features is provided in the N5452A Compliance Application Remote Programming Toolkit available for download from Keysight here: <a href="https://www.keysight.com/find/rpi">www.keysight.com/find/rpi</a>. The D9040PCIC PCI-Express Compliance Application uses Remote Interface Revision 7.11. The help files provided with the toolkit indicate which features are supported in this version. In the toolkit, various documents refer to "application-specific configuration variables, test information, and instrument information". These are provided in Chapters 2, 3, and 4 of this document, and are also available directly from the application's user interface when the remote interface is enabled (View>Preferences::Remote tab::Show remote interface hints). See the toolkit for more information. # 2 Configuration Variables and Values The following table contains a description of each of the D9040PCIC PCI-Express Compliance Application options that you may query or set remotely using the appropriate remote interface method. The columns contain this information: - GUI Location Describes which graphical user interface tab contains the control used to change the value. - Label Describes which graphical user interface control is used to change the value. - · Variable The name to use with the SetConfig method. - Values The values to use with the SetConfig method. - Description The purpose or function of the variable. For example, if the graphical user interface contains this control on the **Set Up** tab: Enable Advanced Features then you would expect to see something like this in the table below: Table 1 Example Configuration Variables and Values | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------|----------------|-------------|-------------------------------------| | Set Up | Enable<br>Advanced<br>Features | EnableAdvanced | True, False | Enables a set of optional features. | and you would set the variable remotely using: ``` ARSL syntax ----- arsl -a ipaddress -c "SetConfig 'EnableAdvanced' 'True'" C# syntax ``` ----- remoteAte.SetConfig("EnableAdvanced", "True"); Here are the actual configuration variables and values used by this application: NOTE Some of the values presented in the table below may not be available in certain configurations. Always perform a "test run" of your remote script using the application's graphical user interface to ensure the combinations of values in your program are valid. NOTE The file, "ConfigInfo.txt", which may be found in the same directory as this help file, contains all of the information found in the table below in a format suitable for parsing. Table 2 Configuration Variables and Values | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------------------|--------------------------|-----------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Clock<br>Recovery Delta<br>Time | ClockRecoveryDeltaTime | Fixed, Variable | Select the clock recovery delta<br>time from compliance pattern of<br>64 zeroes and 64 ones | | Configure | DUT<br>Automation<br>Toggle Count | DUTAutomationToggleCount | (Accepts user-defined text), 55, 85 | This is the toggle count used for DUT compliance pattern toggling automation. Defined as the total toggling count from Setting #1 to the next Setting #1 of the compliance pattern. | | Configure | De-Emphasis<br>Removal | EnableDeEmpRemoval | 1.0, 0.0 | Enable or Disable De-Emphasis<br>Removal feature for the jitter and<br>eye width measurement of the<br>transmitter test. | | Configure | Display Preset<br>Signal | DisplayPresetSignal | 1.0, 0.0 | When Display Preset Signal is<br>Yes, the preset signal will display<br>in the report. | | Configure | Gen 2 Ref<br>Clock Transfer<br>Function<br>(Common<br>Clock) | Gen2CommonRefClkTF | H1: 5MHz, 1.0dB<br>peaking H2: 16MHz,<br>3.0dB peaking, H1:<br>8MHz, 3.0dB peaking <br>H2: 16MHz, 3.0dB<br>peaking | Select the transfer function for<br>Gen 2 reference clock signal. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------------------|--------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------| | Configure | Gen 3 Ref<br>Clock Transfer<br>Function<br>(Common<br>Clock) | Gen3CommonRefClkTF | H1: 2MHz, 0.01dB peaking H2: 2MHz, 0.01dB peaking, H1: 2MHz, 0.01dB peaking H2: 2MHz, 1.0dB peaking, H1: 2MHz, 0.01dB peaking H2: 5MHz, 0.01dB peaking, H1: 2MHz, 0.01dB peaking H2: 5MHz, 1.0dB peaking, H1: 2MHz, 2.0dB peaking H2: 2MHz, 0.01dB peaking, H1: 2MHz, 2.0dB peaking H2: 2MHz, 1.0dB peaking, H1: 2MHz, 2.0dB peaking H2: 5MHz, 0.01dB peaking, H1: 2MHz, 2.0dB peaking H2: 5MHz, 1.0dB peaking H2: 5MHz, 0.01dB peaking H2: 2MHz, 0.01dB peaking, H1: 4MHz, 0.01dB peaking H2: 2MHz, 1.0dB peaking, H1: 4MHz, 0.01dB peaking, H1: 4MHz, 0.01dB peaking H2: 2MHz, 1.0dB peaking H2: 5MHz, 1.0dB peaking H2: 5MHz, 1.0dB peaking, H1: 4MHz, 2.0dB peaking, H1: 4MHz, 0.01dB peaking, H1: 4MHz, 2.0dB peaking H2: 2MHz, 0.01dB peaking, H1: 4MHz, 2.0dB peaking H2: 2MHz, 0.01dB peaking, H1: 4MHz, 2.0dB peaking, H1: 4MHz, 2.0dB peaking H2: 5MHz, 1.0dB peaking, H1: 4MHz, 2.0dB 3.0dB peaking, All Transfer Function | Select the transfer function for Gen 3 reference clock signal. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|---------------------------------------------------------|------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------| | Configure | Gen 3 Ref<br>Clock Transfer<br>Function (Data<br>Clock) | Gen3DataRefClkTF | H1: 2MHz, 0.01dB peaking H2: 10MHz, 0.5dB peaking, H1: 2MHz, 1.0dB peaking H2: 10MHz, 0.5dB peaking, H1: 2MHz, 2.0dB peaking H2: 10MHz, 0.5dB peaking, H1: 2MHz, 0.01dB peaking H2: 10MHz, 2.0dB peaking, H1: 2MHz, 1.0dB peaking H2: 10MHz, 2.0dB peaking, H1: 2MHz, 2.0dB peaking H2: 10MHz, 2.0dB peaking, H1: 4MHz, 0.01dB peaking H2: 10MHz, 0.5dB peaking, H1: 4MHz, 0.01dB peaking H2: 10MHz, 2.0dB peaking, H1: 4MHz, 2.0dB peaking H2: 10MHz, 0.5dB peaking, H1: 4MHz, 2.0dB peaking H2: 10MHz, 2.0dB peaking, H1: 5MHz, 0.01dB peaking H2: 10MHz, 0.5dB peaking H2: 10MHz, 2.0dB peaking, H1: 5MHz, 0.01dB peaking H2: 10MHz, 0.5dB peaking, H1: 5MHz, 0.01dB peaking H2: 10MHz, 2.0dB peaking, H1: 5MHz, 1.0dB peaking H2: 10MHz, 0.5dB peaking, H1: 5MHz, 1.0dB peaking H2: 10MHz, 2.0dB peaking, H1: 5MHz, 1.0dB peaking H2: 10MHz, 2.0dB peaking, All Transfer Function | Select the transfer function for Gen 3 reference clock signal. | | Configure | Noise<br>Reduction BW | EBW1 | 0.0, 13.0E+9, 12.5E+9,<br>12.0E+9, 10.0E+9,<br>8.0E+9, 7.0E+9, 6.5E+9,<br>6.0E+9 | (Limited availability*) Specify the noise reduction bandwidth to use for all tests. | | Configure | Noise<br>Reduction BW | EBW2 | 0.0, 13.0E+9, 12.5E+9,<br>12.0E+9, 10.0E+9,<br>8.0E+9 | (Limited availability*) Specify the noise reduction bandwidth to use for all tests. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|---------------------------------|---------------|--------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Noise<br>Reduction BW | EBW3 | 0.0, 50.0E+9, 33.0E+9,<br>25.0E+9, 20.0E+9,<br>16.0E+9, 13.0E+9,<br>12.5E+9, 12.0E+9,<br>10.0E+9 | (Limited availability*) Specify the noise reduction bandwidth to use for all tests. | | Configure | Noise<br>Reduction BW | EBW4 | 0.0, 50.0E+9, 33.0E+9,<br>25.0E+9, 20.0E+9,<br>16.0E+9 | (Limited availability*) Specify the noise reduction bandwidth to use for all tests. | | Configure | Number of<br>Clock UI<br>Cycles | NumClockUI | (Accepts user-defined text), 200000, 100000, 80000, 50000 | This is the number of clock unit interval cycles processed when calculating clock jitter. For compliance testing, jitter measurements require a capture of at least 100,000 clock cycles captured by a real time oscilloscope. | | Configure | Number of UI | NumUlGen1Test | (Accepts user-defined text), 1.6E+6, 1.0E+6, 500.0E+3, 250.0E+3 | This is the minimum number of unit intervals used in the Eye-Width, TJ at BER-12, Maximum DJ, RMS RJ and Template tests. These measurements should be made using the compliance pattern at a sample size of at least 1E+6 (1,000,000) UI as specified in the PCI Express CEM Specification Rev. 2.0. Specifying a greater number of UI will increase the test time and accuracy of the tests. | | Configure | Number of UI | NumUlGen2Test | (Accepts user-defined text), 1.6E+6, 1.0E+6, 500.0E+3, 250.0E+3 | This is the minimum number of unit intervals used in the Eye-Width, TJ at BER-12, Maximum DJ, RMS RJ and Template tests. These measurements should be made using the compliance pattern at a sample size of at least 1E+6 (1,000,000) UI as specified in the PCI Express CEM Specification Rev. 2.0. Specifying a greater number of UI will increase the test time and accuracy of the tests. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------|-------------------------|--------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Number of UI | NumUlGen3Test | (Accepts user-defined text), 1.6E+6, 1.0E+6, 500.0E+3, 250.0E+3 | This is the minimum number of unit intervals used in the Eye-Width, TJ at BER-12, Maximum DJ, RMS RJ and Template tests. These measurements should be made using the compliance pattern at a sample size of at least 1.6E+6 (1,600,000) UI as specified in the PCI Express CEM Specification Rev. 2.0. Specifying a greater number of UI will increase the test time and accuracy of the tests. | | Configure | Number of UI | NumUlGen4Test | (Accepts user-defined text), 2.0E+6, 1.6E+6, 1.0E+6, 500.0E+3, 250.0E+3 | This is the minimum number of unit intervals used in the Eye-Width, TJ at BER-12, Maximum DJ, RMS RJ and Template tests. These measurements should be made using the compliance pattern at a sample size of at least 1.6E+6 (1,600,000) UI as specified in the PCI Express CEM Specification Rev. 4.0. Specifying a greater number of UI will increase the test time and accuracy of the tests. | | Configure | Output<br>Filename | RefClkOutputCSVFilename | (Accepts user-defined text), None, Auto | Output Filename. | | Configure | ProbeHead<br>Check | EnableProbeHeadCheck | 1.0, 0.0 | When ProbeHead check is enabled, the input signal's probe head configuration is verified. This is only done when performing DualPort Testing in Gen2 System Board Test. | | Configure | RJ Bandwidth | RJBW | NARR, WIDE | Select the RJ bandwidth. | | Configure | RefClk Noise<br>Reduction BW | ClockEBW | 0.0, 5.0E+9, 4.5E+9,<br>4.0E+9, 3.5E+9, 3.0E+9,<br>2.5E+9, 2.0E+9, 1.5E+9,<br>1.0E+9 | Select the bandwidth to acquire reference clock signal. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------|--------------------------|-------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | RefClk<br>Settings<br>Precedence | ReferenceClockPrecedence | Number of Clock UI<br>Cycles, Sampling Rate | When memory depth is insufficient, select which setting takes precedence. Number of Clock UI Cycles takes precedence means sampling rate is limited. Sampling rate takes precedence means Number of Clock UI Cycles is limited. When memory depth is sufficient, no changes are made. | | Configure | Reuse existing waveform | ReuseExistingWfm | 1.0, 0.0 | When reuse existing waveform is set to "AlwaysReuse" (1.0), there will be no re-acquisition for those waveforms already existed; When reuse existing waveform is set to "AlwaysAsk" (0.0), there will be message prompted to you to choose between re-acquisition or re-use. This only applicable for Equalization Preset Tests. | | Configure | Rise/Fall Time<br>Measurement<br>Count | RiseFallCount | 10.0E+3, 5.0E+3,<br>2.0E+3, 1.0E+3,<br>500.0E+0, 200.0E+0 | Select the minimum measurement count for each rise time and fall time for the Rise/Fal time measurement with variable threshold. | | Configure | Sample Rate,<br>GSa/s | SRate | 80.0E+9, 40.0E+9,<br>20.0E+9, 128.0E+9,<br>64.0E+9, 32.0E+9,<br>16.0E+9 | (Limited availability*) Specify the sample rate to use for all 2.5 GT/s tests. | | Configure | Sample Rate,<br>GSa/s | SRate_Gen2 | 80.0E+9, 40.0E+9,<br>128.0E+9, 64.0E+9,<br>32.0E+9 | (Limited availability*) Specify the sample rate to use for all 5.0 GT/s tests. | | Configure | Sample Rate,<br>GSa/s | SRate_Gen3 | 80.0E+9, 40.0E+9,<br>128.0E+9, 64.0E+9,<br>32.0E+9 | (Limited availability*) Specify the sample rate to use for all 8.0 GT/s tests. | | Configure | Sample Rate,<br>GSa/s | SRate_Gen4 | 80.0E+9, 256.0E+9,<br>128.0E+9 | (Limited availability*) Specify the sample rate to use for all 16.0 GT/s tests. | | Configure | Sample rate,<br>GSa/s | ClockSR | Maximum, 80.0E+9,<br>40.0E+9, 20.0E+9,<br>128.0E+9, 64.0E+9,<br>32.0E+9 | Select the sample rate to acquire reference clock signal. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------|--------------------|--------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Selected<br>SigTest<br>Version | BS_SigTestVer16GT | (Accepts user-defined text), 4.0.51, 4.0.52 | Specify the version of the SigTest<br>for 16.0 GT/s Base Transmitter<br>Tests. Setting is defined<br>according to Data Rate. | | Configure | Selected<br>SigTest<br>Version | BS_SigTestVer2_5GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 2.5 GT/s Base Transmitter Tests. Setting is defined according to Data Rate. | | Configure | Selected<br>SigTest<br>Version | BS_SigTestVer5GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 5.0 GT/s Base Transmitter Tests. Setting is defined according to Data Rate. | | Configure | Selected<br>SigTest<br>Version | BS_SigTestVer8GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 8.0 GT/s Base Transmitter Tests. Setting is defined according to Data Rate. | | Configure | Selected<br>SigTest<br>Version | EP_SigTestVer16GT | (Accepts user-defined text), 4.0.51, 4.0.52 | Specify the version of the SigTest for 16.0 GT/s End Point Tests. Setting is defined according to Data Rate. | | Configure | Selected<br>SigTest<br>Version | EP_SigTestVer2_5GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 2.5 GT/s End Point Tests. Setting is defined according to Data Rate. Notes: SigTest version 4.0.x does not support this CEM Specification. | | Configure | Selected<br>SigTest<br>Version | EP_SigTestVer5GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 5.0 GT/s End Point Tests. Setting is defined according to Data Rate. Notes: SigTest version 4.0.x does not support this CEM Specification. | | Configure | Selected<br>SigTest<br>Version | EP_SigTestVer8GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 8.0 GT/s End Point Tests. Setting is defined according to Data Rate. Notes: SigTest version 4.0.x does not support this CEM Specification. | | Configure | Selected<br>SigTest<br>Version | EQ_SigTestVer16GT | (Accepts user-defined text), 4.0.51, 4.0.52 | Specify the version of the SigTest for 16.0 GT/s Preset Equalization Tests. Setting is defined according to Data Rate. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------|----------------------|--------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Selected<br>SigTest<br>Version | EQ_SigTestVer8GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 8.0 GT/s Preset Equalization Tests. Setting is defined according to Data Rate. | | Configure | Selected<br>SigTest<br>Version | RC_SigTestVer16GT | (Accepts user-defined text), 4.0.51, 4.0.52 | Specify the version of the SigTest for 16.0 GT/s Root Complex Tests. Setting is defined according to Data Rate. | | Configure | Selected<br>SigTest<br>Version | RC_SigTestVer2_5GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 2.5 GT/s Root Complex Tests. Setting is defined according to Data Rate. Notes: SigTest version 4.0.x does not support this CEM Specification. | | Configure | Selected<br>SigTest<br>Version | RC_SigTestVer5GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 5.0 GT/s Root Complex Tests. Setting is defined according to Data Rate. Notes: SigTest version 4.0.x does not support this CEM Specification. | | Configure | Selected<br>SigTest<br>Version | RC_SigTestVer8GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 8.0 GT/s Root Complex Tests. Setting is defined according to Data Rate. Notes: SigTest version 4.0.x does not support this CEM Specification. | | Configure | Selected<br>SigTest<br>Version | RX_SigTestVer2_5GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 2.5 GT/s Base Rx Tests. Setting is defined according to Data Rate. | | Configure | Selected<br>SigTest<br>Version | RX_SigTestVer5GT | (Accepts user-defined text), 3.2.0.3, 4.0.46, 4.0.51, 4.0.52 | Specify the version of the SigTest for 5.0 GT/s Base RX Tests. Setting is defined according to Data Rate. | | Configure | Show Jitter<br>Filter Plot | ShowJitterFilterPlot | 0, 2, 3, 4, 5 | Select the clock jitter plot to display. Generating plots will increase test runtime. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------|-------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Signal Check | EnableSignalCheck | 1.0, 0.0 | When signal check is enabled, the input signal is pre-tested and verified to be within a reasonable range of timing and voltage limits. This can be useful for detecting problems like cabling errors before a test is run. | | Configure | Sine(x)/x<br>Interpolation | SineXInterpolation | ON, OFF, INT1, INT2, INT4, INT8 | Sine(x)/x Interpolation. | | Configure | Stitch Method | StitchMethod | Absolute, Dynamic | Select the method to stitch the waveform for reference clock phase jitter test. Absolute method stitches the waveform based on absolute data. Dynamic method aligns waveform data to have common offset before stitching. This option only applies when Spread Sprectrum Clocking is enabled. | | Configure | Transition Time<br>Threshold | TransitionTimeThreshold | Fixed, Variable | Select the threshold method used to measure transition time. Fixed method applied the same threshold for all edges. Variable method applied threshold based on the previous and the next unit interval. (for Rise/Fall Time test only) | | Configure | Trigger Pulse<br>Width, s | TrigPulseWidth | 8.0E-9, 7.0E-9, 6.0E-9,<br>5.0E-9 | (Limited availability*) Specify the width in second for the Pulse Width Trigger setup. | | Configure | Voltage Test<br>Histogram<br>Window | HistogramWindow | (Accepts user-defined text in Debug mode), 0.01, 0.1 | Specify the histogram window from centre 0.5 UI to use for 2.5GT/s and 5GT/s Base Transmitter Tests (Deemphasized Voltage Ratio Test and Peak Differential Output Voltage only). By default, +-0.01 UI window from centre 0.5 UI is used. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------------|----------------------------------------|---------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Voltage Test<br>Interpolation<br>Ratio | InterpolationRatio | OFF, INT2, INT4 | Specify the interpolation ratio during load waveform to use for 2.5GT/s and 5GT/s Base Transmitter Tests (Deemphasized Voltage Ratio and Peak Differential Output VoltageTest only). By default, interpolation ratio of 4 is used. | | Configure | Voltage Test<br>Measurement<br>Method | MeasurementMethod | SigTest, Infiniium | Specify the measurement method to use for 2.5GT/s and 5GT/s Base Transmitter Tests (Deemphasized Voltage Ratio Test and Peak Differential Output Voltage only). By default, SigTest is used for the measurement. | | Run Tests | Event | RunEvent | (None), Fail, Margin < N,<br>Pass | Names of events that can be used with the StoreMode=Event or RunUntil RunEventAction options | | Run Tests | RunEvent=Mar<br>gin < N:<br>Minimum<br>required<br>margin % | RunEvent_Margin <<br>N_MinPercent | Any integer in range: 0<br><= value <= 99 | Specify N using the 'Minimum required margin %' control. | | Set Up | DUT Toggle<br>Mode | PFAIPOrSICL | IP, SICL | DUT Toggle Mode | | Set Up | DUT Toggle<br>Mode | ToggleModeOpt | 81150A/81160A, AUX<br>OUT (HF Osc) | DUT Toggle Mode | | Set Up | Deselect All<br>16GT/s Signal<br>Quality<br>Presets. | DeselectAll16GSignalQuality<br>Presets | 1 | This button is required to click/set in order to deselect all 16GT/s Signal Quality Presets Deselect All 16GT/s Signal Quality Presets. | | Set Up | Deselect All<br>8GT/s Signal<br>Quality<br>Presets. | DeselectAll8GSignalQualityP resets | 1 | This button is required to click/set in order to deselect all 8GT/s Signal Quality Presets Deselect All 8GT/s Signal Quality Presets. | | Set Up | DevicePCIErev | DevicePCIErev | PCIE 1.0a, PCIE 1.1,<br>PCIE 2.0, PCIE 3.0, PCIE<br>4.0 | Select the PCI Express device specification to use. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------------------------------------------------------|--------------------------|-------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Enable<br>Collective Data<br>Acquisition | saveWfmFirst | 0.0, 1.0 | Enable Collective Data<br>Acquisition | | Set Up | Enable DUT<br>Automation | Dut_Automation | 0.0, 1.0 | Enable DUT Automation | | Set Up | Enable<br>Workshop<br>Compliance<br>Mode | PlugFest_Mode | 0.0, 1.0 | Enable Workshop Compliance<br>Mode | | Set Up | Flag for Device<br>Definition<br>Done status | DeviceDefinitionDone | 0.0, 1.0 | Flag for Device Definition Done status | | Set Up | Hidden control<br>for Remote<br>User as<br>replacement of<br>GetIDN button. | chkRemoteGetIDN | 0.0, 1.0 | Hidden control for Remote User as replacement of GetIDN button. | | Set Up | Hidden control<br>for Remote<br>User to check<br>the status of<br>replacement of<br>GetIDN button. | chkRemoteGetIDNStatus | 0.0, 1.0 | Hidden control for Remote User to check the status of replacement of GetIDN button. | | Set Up | OfflineEnable | OfflineEnable | 0.0, 1.0 | Enable the application use saved waveform for testing. | | Set Up | Perform Done operation to apply all setting changes. | ConnectionSetupDone | 1 | This button is required to click/set in order to apply on all the settings have been set in this Connection Setup window. Perform Done operation to apply all setting changes. | | Set Up | Perform Done operation to apply all setting changes. | DeviceUnderTestSetupDone | 1 | This button is required to click/set in order to apply on all the settings have been set in this Device Under Test Setup window. Perform Done operation to apply all setting changes. | | Set Up | SavedWfmSign<br>alType | SavedWfmSignalType | Single Ended,<br>Differential | Select the Signal Type for saved waveform. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------|--------------------------------------|---------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Select<br>16.0GT/s<br>related tests. | TestPoint_DataRate_16_0 | 0.0, 1.0 | Select 16.0GT/s related tests. | | Set Up | Select 2.5GT/s related tests. | TestPoint_DataRate_2_5 | 0.0, 1.0 | Select 2.5GT/s related tests. | | Set Up | Select 5.0GT/s related tests. | TestPoint_DataRate_5_0 | 0.0, 1.0 | Select 5.0GT/s related tests. | | Set Up | Select 5GT/s<br>De-emphasis<br>-3.5dB tests. | DeEmpOpt_3_5dB | 0.0, 1.0 | Select 5GT/s De-emphasis<br>-3.5dB tests. | | Set Up | Select 5GT/s<br>De-emphasis<br>-6.0dB tests. | DeEmpOpt_6_0dB | 0.0, 1.0 | Select 5GT/s De-emphasis<br>-6.0dB tests. | | Set Up | Select 8.0GT/s related tests. | TestPoint_DataRate_8_0 | 0.0, 1.0 | Select 8.0GT/s related tests. | | Set Up | Select All<br>16GT/s Signal<br>Quality<br>Presets. | SelectAll16GSignalQualityPr<br>esets | 1 | This button is required to click/set in order to select all 16GT/s Signal Quality Presets Select All 16GT/s Signal Quality Presets. | | Set Up | Select All<br>8GT/s Signal<br>Quality<br>Presets. | SelectAll8GSignalQualityPre sets | 1 | This button is required to click/set in order to select all 8GT/s Signal Quality Presets Select All 8GT/s Signal Quality Presets. | | Set Up | Select<br>Connection<br>Type. | ConnectionType | Single Ended,<br>Differential | Select Connection Type. | | Set Up | Select Power<br>Level. | PowerLevel | Full, Half | Select Power Level. | | Set Up | Select Power<br>Level. | SRISEnabled | None, Enabled | Select Power Level. | | Set Up | Select Switch<br>Matrix. | optSwitchMatrix | No Switch, BitifEye BIT<br>2100, Keysight U3020A<br>S26 | Select SwitchMatrix. | | Set Up | Select connection probe type. | ProbeConnection | 2 Probes, 4 Probes | Select connection probe type. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------|----------|----------|--------------------------------------------| | Set Up | Select preset 0 for 16GT/s related tests | 16G P00 | 0.0, 1.0 | Select preset 0 for 16GT/s related tests. | | Set Up | Select preset 0 for 8GT/s related tests | 8G P00 | 0.0, 1.0 | Select preset 0 for 8GT/s related tests. | | Set Up | Select preset 1<br>for 16GT/s<br>related tests | 16G P01 | 0.0, 1.0 | Select preset 1 for 16GT/s related tests. | | Set Up | Select preset 1<br>for 8GT/s<br>related tests | 8G P01 | 0.0, 1.0 | Select preset 1 for 8GT/s related tests. | | Set Up | Select preset<br>10 for 16GT/s<br>related tests | 16G P10 | 0.0, 1.0 | Select preset 10 for 16GT/s related tests. | | Set Up | Select preset<br>10 for 8GT/s<br>related tests | 8G P10 | 0.0, 1.0 | Select preset 10 for 8GT/s related tests. | | Set Up | Select preset 2<br>for 16GT/s<br>related tests | 16G P02 | 0.0, 1.0 | Select preset 2 for 16GT/s related tests. | | Set Up | Select preset 2<br>for 8GT/s<br>related tests | 8G P02 | 0.0, 1.0 | Select preset 2 for 8GT/s related tests. | | Set Up | Select preset 3<br>for 16GT/s<br>related tests | 16G P03 | 0.0, 1.0 | Select preset 3 for 16GT/s related tests. | | Set Up | Select preset 3 for 8GT/s related tests | 8G P03 | 0.0, 1.0 | Select preset 3 for 8GT/s related tests. | | Set Up | Select preset 4<br>for 16GT/s<br>related tests | 16G P04 | 0.0, 1.0 | Select preset 4 for 16GT/s related tests. | | Set Up | Select preset 4<br>for 8GT/s<br>related tests | 8G P04 | 0.0, 1.0 | Select preset 4 for 8GT/s related tests. | | Set Up | Select preset 5 for 16GT/s related tests | 16G P05 | 0.0, 1.0 | Select preset 5 for 16GT/s related tests. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------------|---------------------|-----------------------------|--------------------------------------------------| | Set Up | Select preset 5 for 8GT/s related tests | 8G P05 | 0.0, 1.0 | Select preset 5 for 8GT/s related tests. | | Set Up | Select preset 6 for 16GT/s related tests | 16G P06 | 0.0, 1.0 | Select preset 6 for 16GT/s related tests. | | Set Up | Select preset 6 for 8GT/s related tests | 8G P06 | 0.0, 1.0 | Select preset 6 for 8GT/s related tests. | | Set Up | Select preset 7 for 16GT/s related tests | 16G P07 | 0.0, 1.0 | Select preset 7 for 16GT/s related tests. | | Set Up | Select preset 7 for 8GT/s related tests | 8G P07 | 0.0, 1.0 | Select preset 7 for 8GT/s related tests. | | Set Up | Select preset 8 for 16GT/s related tests | 16G P08 | 0.0, 1.0 | Select preset 8 for 16GT/s related tests. | | Set Up | Select preset 8 for 8GT/s related tests | 8G P08 | 0.0, 1.0 | Select preset 8 for 8GT/s related tests. | | Set Up | Select preset 9 for 16GT/s related tests | 16G P09 | 0.0, 1.0 | Select preset 9 for 16GT/s related tests. | | Set Up | Select preset 9 for 8GT/s related tests | 8G P09 | 0.0, 1.0 | Select preset 9 for 8GT/s related tests. | | Set Up | Select<br>switching<br>modules in<br>BIT2100<br>Frame. | BIT2100Modules | 2xSP4T, 2xSP6T,<br>2xSP8T | Select switching modules in BIT2100 Frame. | | Set Up | Select the<br>Reference<br>Clock Type. | RefClk | CleanClock, SSC | Select the Reference Clock Type. | | Set Up | Specifies<br>ConnectionSet<br>upDone. | ConnectionSetupDone | 0.0, 1.0 | Specifies ConnectionSetupDone. | | Set Up | Specifies<br>Device ID. | txtDeviceID | (Accepts user-defined text) | Optional Device ID displayed in the test report. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------------------------------------------------------|------------------------|-----------------------------|---------------------------------------------------------------------| | Set Up | Specifies<br>Lane0. | Lane0 | 0.0, 1.0 | Specifies Lane0. | | Set Up | Specifies<br>Lane1. | Lane1 | 0.0, 1.0 | Specifies Lane1. | | Set Up | Specifies<br>Lane10. | Lane10 | 0.0, 1.0 | Specifies Lane10. | | Set Up | Specifies<br>Lane11. | Lane11 | 0.0, 1.0 | Specifies Lane11. | | Set Up | Specifies<br>Lane12. | Lane12 | 0.0, 1.0 | Specifies Lane12. | | Set Up | Specifies<br>Lane13. | Lane13 | 0.0, 1.0 | Specifies Lane13. | | Set Up | Specifies<br>Lane14. | Lane14 | 0.0, 1.0 | Specifies Lane14. | | Set Up | Specifies<br>Lane15. | Lane15 | 0.0, 1.0 | Specifies Lane15. | | Set Up | Specifies<br>Lane2. | Lane2 | 0.0, 1.0 | Specifies Lane2. | | Set Up | Specifies<br>Lane3. | Lane3 | 0.0, 1.0 | Specifies Lane3. | | Set Up | Specifies<br>Lane4. | Lane4 | 0.0, 1.0 | Specifies Lane4. | | Set Up | Specifies<br>Lane5. | Lane5 | 0.0, 1.0 | Specifies Lane5. | | Set Up | Specifies<br>Lane6. | Lane6 | 0.0, 1.0 | Specifies Lane6. | | Set Up | Specifies<br>Lane7. | Lane7 | 0.0, 1.0 | Specifies Lane7. | | Set Up | Specifies<br>Lane8. | Lane8 | 0.0, 1.0 | Specifies Lane8. | | Set Up | Specifies<br>Lane9. | Lane9 | 0.0, 1.0 | Specifies Lane9. | | Set Up | Specifies<br>S-Parameter<br>file to be used<br>for 16GT/s<br>CEM-EndPoint<br>Tests | AddIn16GSParamFilePath | (Accepts user-defined text) | Specifies S-Parameter file to be used for 16GT/s CEM-EndPoint Tests | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------------------------------------------|----------------------------|-----------------------------|---------------------------------------------------------------------------| | Set Up | Specifies<br>S-Parameter<br>file to be used<br>for 16GT/s<br>CEM-RootCom<br>plex Tests | System16GSParamFilePath | (Accepts user-defined text) | Specifies S-Parameter file to be used for 16GT/s<br>CEM-RootComplex Tests | | Set Up | Specifies<br>S-Parameter<br>file to be used<br>for 8GT/s<br>CEM-EndPoint<br>Tests | AddInSParamFilePath | (Accepts user-defined text) | Specifies S-Parameter file to be used for 8GT/s CEM-EndPoint Tests | | Set Up | Specifies<br>S-Parameter<br>file to be used<br>for 8GT/s<br>CEM-RootCom<br>plex Tests | SystemSParamFilePath | (Accepts user-defined text) | Specifies S-Parameter file to be used for 8GT/s<br>CEM-RootComplex Tests | | Set Up | Specifies file of differential signal. | DPWfmFile | (Accepts user-defined text) | Specifies file of differential signal. | | Set Up | Specifies file of differential signal. | DiffWfmFile | (Accepts user-defined text) | Specifies file of differential signal. | | Set Up | Specifies<br>folder to store<br>result from<br>SigTest. | SigTestReportPath | (Accepts user-defined text) | Specifies folder to store result from SigTest. | | Set Up | Specifies if user will manually toggle the DUT. | chkbManualDUTToggle | 0.0, 1.0 | Specifies if user will manually toggle the DUT. | | Set Up | Specifies the DUT will be reset using a power switch. | chkbResetPowerSwitch | 0.0, 1.0 | Specifies the DUT will be reset using a power switch. | | Set Up | Specifies transfunction file. | InfiniiSimTransferFunction | (Accepts user-defined text) | Specifies transfunction file. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | | |-----------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------|--| | Set Up | Specifies<br>waveform file<br>for D- signal. | DNWfmFile | (Accepts user-defined text) | Specifies waveform file for D-signal. | | | Set Up | Specifies<br>waveform file<br>for clock+<br>signal. | ClkDPWfmFile | (Accepts user-defined text) | Specifies waveform file for clock+ signal. | | | Set Up | Specifies<br>waveform file<br>for clock-<br>signal. | ClkDNWfmFile | (Accepts user-defined text) | Specifies waveform file for clock-<br>signal. | | | Set Up | Specifies<br>waveform file<br>for differential<br>clock signal. | DiffClkWfmFile | (Accepts user-defined text) | Specifies waveform file for differential clock signal. | | | Set Up | Speficies IP<br>Address of the<br>DUT toggling<br>source<br>(81150A/8116<br>0A). | txtlPAddrPFA | (Accepts user-defined text) | Speficies IP Address of the DUT toggling source (81150A/81160A). | | | Set Up | Speficies SICL<br>Address of the<br>DUT toggling<br>source<br>(81150A/8116<br>0A). | txtSICLAddrPFA | (Accepts user-defined text) | Speficies SICL Address of the DUT toggling source (81150A/81160A). | | | Set Up | TestPoint | TestPoint | Base - Transmitter Tests, Base - Receiver Tests, CEM - EndPoint Tests, CEM - RootComplex Tests, U.2 - EndPoint Tests, U.2 - RootComplex Tests, Base - RefClk Tests | Select the PCIExpress device test point to be tested. | | | Set Up | TestPoint_Cali<br>bration | TestPoint_Calibration | 0.0, 1.0 | Select to run Preset Tests (Gen 3 and 4 Only). | | | Set Up | User<br>Comments | txtUserComment | (Accepts user-defined text) | Optional user comments displayed in the test report. | | | Limited availability: Availability of this setting depends upon the oscilloscope model and installed license options. | | | | | | ## 3 Test Names and IDs The following table shows the mapping between each test's numeric ID and name. The numeric ID is required by various remote interface methods. - Name The name of the test as it appears on the user interface Select Tests tab. - Test ID The number to use with the RunTests method. - Description The description of the test as it appears on the user interface Select Tests tab. For example, if the graphical user interface displays this tree in the **Select Tests** tab: - · All Tests - Rise Time - Fall Time then you would expect to see something like this in the table below: **Table 3** Example Test Names and IDs | Name | Test ID | Description | |-----------|---------|---------------------------| | Fall Time | 110 | Measures clock fall time. | | Rise Time | 100 | Measures clock rise time. | and you would run these tests remotely using: ``` ARSL syntax --------- arsl -a ipaddress -c "SelectedTests '100,110'" arsl -a ipaddress -c "Run" C# syntax ------- remoteAte.SelectedTests = new int[]{100,110}; remoteAte.Run(); ``` Here are the actual Test names and IDs used by this application. Listed at the end, you may also find: - Deprecated IDs and their replacements. - · Macro IDs which may be used to select multiple related tests at the same time. NOTE The file, "TestInfo.txt", which may be found in the same directory as this help file, contains all of the information found in the table below in a format suitable for parsing. **Table 4** Test IDs and Names | Name | TestID | Description | |----------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EndPoint Tests - SigTest (16.0 GT/s) -<br>Far End | 5028 | Workshop Compliance Mode Tests | | EndPoint Tests - SigTest (16.0 GT/s) -<br>Near End | 5026 | Workshop Compliance Mode Tests | | EndPoint Tests - SigTest (2.5 GT/s) | 5002 | Workshop Compliance Mode Tests | | EndPoint Tests - SigTest (5.0 GT/s)<br>-3.5dB | 5003 | Workshop Compliance Mode Tests | | EndPoint Tests - SigTest (5.0 GT/s)<br>-6.0dB | 5004 | Workshop Compliance Mode Tests | | EndPoint Tests - SigTest (8.0 GT/s) | 5005 | Workshop Compliance Mode Tests | | EndPoint Tests - SigTest (PCIE 1.0a ,2.5 GT/s) | 5001 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification, Rev 1.0a, Section 4.3.3.1, Figure 4-24: Minimum Transmitter Timing and Voltage Output Compliance Specifications as measured at the package pins into the Compliance Test and Measurement Load, defined in section 4.3.3.2 | | EndPoint Tests, Eye-Width (16.0 GT/s) | 4440 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Eye-Width (2.5 GT/s) | 203 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | EndPoint Tests, Eye-Width (2.5 GT/s) | 1330 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | EndPoint Tests, Eye-Width (2.5 GT/s) | 2330 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EndPoint Tests, Eye-Width (8.0 GT/s) | 3430 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] -[TJ at BER -12]. | | EndPoint Tests, Eye-Width -3.5dB with crosstalk (5.0 GT/s) | 2336 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [TJ at BER-12]. | | EndPoint Tests, Eye-Width -3.5dB<br>without crosstalk (5.0 GT/s) | 2337 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [TJ at BER-12]. | | EndPoint Tests, Eye-Width -6.0dB with crosstalk (5.0 GT/s) | 2338 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | EndPoint Tests, Eye-Width -6.0dB<br>without crosstalk (5.0 GT/s) | 2339 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | EndPoint Tests, Maximum Deterministic<br>Jitter -3.5dB with crosstalk (5.0 GT/s) | 2392 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Maximum Deterministic<br>Jitter -3.5dB without crosstalk (5.0<br>GT/s) | 2393 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Maximum Deterministic<br>Jitter -6.0dB with crosstalk (5.0 GT/s) | 2394 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Maximum Deterministic<br>Jitter -6.0dB without crosstalk (5.0<br>GT/s) | 2395 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Median to Max Jitter (2.5 GT/s) | 1320 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | EndPoint Tests, Median to Max Jitter (2.5 GT/s) | 202 | This test measures the maximum time between the jitter median and maximum deviation from the median. The specified and measured values are shown in picoseconds here. | | EndPoint Tests, Median to Max Jitter<br>(2.5 GT/s) | 2320 | This test measures the maximum time between the jitter median and maximum deviation from the median. The specified and measured values are shown in picoseconds here. | | EndPoint Tests, Peak Differential<br>Output Voltage (Non Transition)(16.0<br>GT/s) | 4430 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EndPoint Tests, Peak Differential<br>Output Voltage (Non Transition)(2.5<br>GT/s) | 207 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage (Non Transition)(2.5<br>GT/s) | 1207 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage (Non Transition)(2.5<br>GT/s) | 1350 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage (Non Transition)(8.0<br>GT/s) | 3421 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage (Non Transition)(8.0<br>GT/s) | 44201 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage (Transition)(16.0 GT/s) | 4420 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Peak Differential<br>Output Voltage (Transition)(2.5 GT/s) | 297 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage (Transition)(2.5 GT/s) | 1297 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage (Transition)(2.5 GT/s) | 1340 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage (Transition)(8.0 GT/s) | 3420 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage (Transition)(8.0 GT/s) | 44200 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage -3.5dB (Non<br>Transition)(5.0 GT/s) | 2356 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage -3.5dB (Transition)(5.0<br>GT/s) | 2346 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | EndPoint Tests, Peak Differential<br>Output Voltage -6.0dB (Non<br>Transition)(5.0 GT/s) | 2358 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EndPoint Tests, Peak Differential<br>Output Voltage -6.0dB (Transition)(5.0<br>GT/s) | 2348 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | EndPoint Tests, RMS Random Jitter<br>-3.5dB with crosstalk (5.0 GT/s) | 2382 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | EndPoint Tests, RMS Random Jitter<br>-3.5dB with crosstalk (5.0 GT/s) | 238200 | This test measures the RJ (rms). For Gen 4 devices refer to PCIE Specification version 4.0, Table 13. For Gen 3 devices refer to PCIE Specification version 3.0, Table 4-8 | | EndPoint Tests, RMS Random Jitter<br>-3.5dB without crosstalk (5.0 GT/s) | 2383 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | EndPoint Tests, RMS Random Jitter<br>-3.5dB without crosstalk (5.0 GT/s) | 238300 | This test measures the RJ (rms). For Gen 4 devices refer to PCIE Specification version 4.0, Table 13. For Gen 3 devices refer to PCIE Specification version 3.0, Table 4-8 | | EndPoint Tests, RMS Random Jitter<br>-6.0dB with crosstalk (5.0 GT/s) | 2384 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | EndPoint Tests, RMS Random Jitter<br>-6.0dB with crosstalk (5.0 GT/s) | 238400 | This test measures the RJ (rms). For Gen 4 devices refer to PCIE Specification version 4.0, Table 15. For Gen 3 devices refer to PCIE Specification version 3.0, Table 4-10 | | EndPoint Tests, RMS Random Jitter<br>-6.0dB without crosstalk (5.0 GT/s) | 2385 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | EndPoint Tests, RMS Random Jitter<br>-6.0dB without crosstalk (5.0 GT/s) | 238500 | This test measures the RJ (rms). For Gen 4 devices refer to PCIE Specification version 4.0, Table 15. For Gen 3 devices refer to PCIE Specification version 3.0, Table 4-10 | | EndPoint Tests, Template Tests (16.0 GT/s) | 4410 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Template Tests (2.5 GT/s) | 1310 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | | EndPoint Tests, Template Tests (2.5 GT/s) | 210 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | | EndPoint Tests, Template Tests (8.0 GT/s) | 3410 | Add-in cards must meet the Add-in Card Transmitter Path<br>Compliance Eye Requirements specified in the PCI Express Card<br>Electromechanical Specification (CEM), as measured at the card<br>edge-fingers. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EndPoint Tests, Template Tests (8.0 GT/s) | 43410 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Template Tests -3.5dB (5.0 GT/s) | 2316 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | | EndPoint Tests, Template Tests -6.0dB (5.0 GT/s) | 2318 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | | EndPoint Tests, Total Jitter at BER-12<br>-3.5dB with crosstalk (5.0 GT/s) | 2396 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Total Jitter at BER-12<br>-3.5dB without crosstalk (5.0 GT/s) | 2397 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Total Jitter at BER-12<br>-6.0dB with crosstalk (5.0 GT/s) | 2398 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Total Jitter at BER-12<br>-6.0dB without crosstalk (5.0 GT/s) | 2399 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Uncorrelated Deterministic Pulse Width Jitter (16.0 GT/s) | 4460 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Uncorrelated Total<br>Pulse Width Jitter (16.0 GT/s) | 4450 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | EndPoint Tests, Unit Interval (16.0 GT/s) | 4400 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | EndPoint Tests, Unit Interval (2.5 GT/s) | 200 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | EndPoint Tests, Unit Interval (2.5 GT/s) | 1300 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | EndPoint Tests, Unit Interval (2.5 GT/s) | 2301 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | EndPoint Tests, Unit Interval (8.0 GT/s) | 3400 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | EndPoint Tests, Unit Interval -3.5dB<br>(5.0 GT/s) | 2300 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | EndPoint Tests, Unit Interval -6.0dB<br>(5.0 GT/s) | 2302 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | No tests available | 9999 | | | Reference Clock, Absolute Crossing<br>Point Voltage (2.5 GT/s) | 880 | This test verifies that the absolute crossing point voltage of the reference clock single-ended waveforms is within the allowed range. | | Reference Clock, Absolute Max Input<br>Voltage (2.5 GT/s) | 900 | This test verifies that the absolute maximum input voltage of the reference clock is within the allowed range. | | Reference Clock, Absolute Min Input<br>Voltage (2.5 GT/s) | 910 | This test verifies that the absolute minimum input voltage of the reference clock is within the allowed range. | | Reference Clock, Absolute Period (2.5 GT/s) | 950 | This test verifies that the Absolute Period of the reference clock differential waveform is within the allowed range. | | Reference Clock, Average Clock Period (2.5 GT/s) | 860 | The average clock period accuracy of the differential waveform is measured in PPM (parts per million) where 1 PPM equals 100Hz. A requirement of +/- 300 PPM applies to systems that do NOT employ SSC or that use a common clock source. For systems employing SSC there is an additional 2500 PPM nominal shift in the maximum period resulting in a maximum average period specification of +2800 PPM. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reference Clock, Clock Frequency<br>(Common Clk)(16.0 GT/s) | 4810 | This test verifies that the measured reference clock frequency, FREFCLK, is within than the allowed frequency range. | | Reference Clock, Clock Frequency<br>(Common Clk)(8.0 GT/s) | 3810 | This test verifies that the measured reference clock frequency, FREFCLK, is within than the allowed frequency range. | | Reference Clock, Clock Frequency<br>(Data Clk) (16.0 GT/s) | 4860 | This test verifies that the measured reference clock frequency, FREFCLK, is within than the allowed frequency range. | | Reference Clock, Clock Frequency<br>(Data Clk) (8.0 GT/s) | 3860 | This test verifies that the measured reference clock frequency, FREFCLK, is within than the allowed frequency range. | | Reference Clock, Cycle to Cycle jitter (2.5 GT/s) | 960 | This test verifies that the Cycle to Cycle jitter of the reference clock differential waveform is within the allowed range. | | Reference Clock, Differential Input High<br>Voltage (2.5 GT/s) | 840 | This test verifies that the high voltage of the reference clock differential waveform is greater than the minimum allowed value. | | Reference Clock, Differential Input Low<br>Voltage (2.5 GT/s) | 850 | This test verifies that the low voltage of the reference clock differential waveform is less than the maximum allowed value. | | Reference Clock, Duty Cycle (2.5 GT/s) | 870 | This test verifies that the duty cycle of the reference clock differential waveform is within the allowed range. | | Reference Clock, Falling Edge Rate (2.5 GT/s) | 830 | This test verifies that the falling edge rate of the waveform is within the allowed range. The value is measured from -150mV to +150mV on the differential waveform and the measurement window is centered on the differential zero crossing. | | Reference Clock, Full SSC Modulation (Data Clk) (5.0 GT/s) | 2870 | This test verifies that the reference clock full SSC modulation is less than the maximum allowed value. | | Reference Clock, High frequency > 1.5MHz RMS Jitter (Common Clk) (5.0 GT/s) | 2810 | This test verifies that the reference clock TREFCLK-HF-RMS is less than the maximum allowed value. | | Reference Clock, High frequency > 1.5MHz RMS Jitter (Data Clk) (5.0 GT/s) | 2860 | This test verifies that the reference clock TREFCLK-HF-RMS is less than the maximum allowed value. | | Reference Clock, Low frequency 10kHz<br>- 1.5MHz RMS Jitter (Common Clk) (5.0<br>GT/s) | 2830 | This test verifies that the reference clock TREFCLK-LF-RMS is less than the maximum allowed value. | | Reference Clock, Low frequency 10kHz<br>- 1.5MHz RMS Jitter (Data Clk) (5.0<br>GT/s) | 2880 | This test verifies that the RMS reference clock phase jitter at a bit error rate of 10E-6 is less than the maximum allowed value. | | Reference Clock, Maximum SSC Slew<br>Rate (Common Clk) (5.0GT/s) | 2850 | This test verifies that the reference clock SSC slew rate is less than the maximum allowed value. | | Reference Clock, Maximum SSC Slew<br>Rate (Data Clk) (5.0 GT/s) | 2895 | This test verifies that the reference clock SSC slew rate is less than the maximum allowed value. | | Reference Clock, Peak to Peak<br>(Common Clk) (2.5 GT/s) | 1900 | This test verifies that the measured Peak to Peak jitter, TREFCLK-PP-CC, is less than the maximum allowed value. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Reference Clock, Phase Jitter (2.5 GT/s) | 810 | This test verifies that the magnitude of the peak-peak reference clock phase jitter at a bit error rate of 10E-6 is less than the maximum allowed value. | | Reference Clock, RMS Jitter (Common Clk) (16.0 GT/s) | 4900 | This test verifies that the measured RMS jitter, TREFCLK-RMS-DC, is less than the maximum allowed value. | | Reference Clock, RMS Jitter (Common Clk) (5.0 GT/s) | 2900 | This test verifies that the measured RMS jitter, TREFCLK-RMS-DC, is less than the maximum allowed value. | | Reference Clock, RMS Jitter (Common Clk) (8.0 GT/s) | 3820 | This test verifies that the measured RMS jitter, TREFCLK-RMS-DC, is less than the maximum allowed value. | | Reference Clock, RMS Jitter (Common Clk) (8.0 GT/s) | 3900 | This test verifies that the measured RMS jitter, TREFCLK-RMS-DC, is less than the maximum allowed value. | | Reference Clock, RMS Jitter (Data Clk) (16.0 GT/s) | 4901 | This test verifies that the measured RMS jitter, TREFCLK-RMS-DC, is less than the maximum allowed value. | | Reference Clock, RMS Jitter (Data Clk) (2.5 GT/s) | 1901 | This test verifies that the measured RMS jitter, TREFCLK-RMS-DC, is less than the maximum allowed value. | | Reference Clock, RMS Jitter (Data Clk) (5.0 GT/s) | 2901 | This test verifies that the measured RMS jitter, TREFCLK-RMS-DC, is less than the maximum allowed value. | | Reference Clock, RMS Jitter (Data Clk) (8.0 GT/s) | 3870 | This test verifies that the measured RMS jitter, TREFCLK-RMS-DC, is less than the maximum allowed value. | | Reference Clock, RMS Jitter (Data Clk) (8.0 GT/s) | 3901 | This test verifies that the measured RMS jitter, TREFCLK-RMS-DC, is less than the maximum allowed value. | | Reference Clock, Ring-back Voltage (2.5 GT/s) | 930 | This test verifies that the Ring-back Voltage of the reference clock differential waveform is within the allowed range. | | Reference Clock, Rise-Fall Matching (2.5 GT/s) | 920 | This test verifies that the rising edge rate (REFCLK+) to falling edge rate (REFCLK-) matching is within the allowed range. | | Reference Clock, Rising Edge Rate (2.5 GT/s) | 820 | This test verifies that the rising edge rate of the waveform is within the allowed range. The value is measured from -150mV to +150mV on the differential waveform and the measurement window is centered on the differential zero crossing. | | Reference Clock, SSC Deviation (Common Clk) (16.0GT/s) | 4840 | This test verifies that the reference clock SSC deviation, TSSC-FREQ-DEVIATION, is less than the maximum allowed value. | | Reference Clock, SSC Deviation<br>(Common Clk) (5.0GT/s) | 2840 | This test verifies that the reference clock SSC deviation is less than the maximum allowed value. | | Reference Clock, SSC Deviation (Common Clk) (8.0GT/s) | 3840 | This test verifies that the reference clock SSC deviation, TSSC-FREQ-DEVIATION, is less than the maximum allowed value. | | Reference Clock, SSC Deviation (Data Clk) (5.0 GT/s) | 2890 | This test verifies that the reference clock SSC deviation is less than the maximum allowed value. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------| | Reference Clock, SSC Deviation (Data Clk)(16.0GT/s) | 4890 | This test verifies that the reference clock SSC deviation, TSSC-FREQ-DEVIATION, is less than the maximum allowed value. | | Reference Clock, SSC Deviation (Data Clk)(8.0GT/s) | 3890 | This test verifies that the reference clock SSC deviation, TSSC-FREQ-DEVIATION, is less than the maximum allowed value. | | Reference Clock, SSC Deviation (Data Clk)(Min)(8.0GT/s) | 3891 | This test verifies that the reference clock SSC deviation, TSSC-FREQ-DEVIATION, is less than the maximum allowed value. | | Reference Clock, SSC Deviation (Min)(Common Clk) (5.0GT/s) | 2841 | This test verifies that the reference clock SSC deviation is less than the maximum allowed value. | | Reference Clock, SSC Deviation (Min)(Common Clk) (8.0GT/s) | 3841 | This test verifies that the reference clock SSC deviation, TSSC-FREQ-DEVIATION, is less than the maximum allowed value. | | Reference Clock, SSC Deviation (Min)(Data Clk) (5.0 GT/s) | 2891 | This test verifies that the reference clock SSC deviation is less than the maximum allowed value. | | Reference Clock, SSC Frequency Range<br>(Common Clk) (16.0 GT/s) | 4830 | This test verifies that the measured SSC frequency, FSSC, is within the allowed SSC frequency range. | | Reference Clock, SSC Frequency Range<br>(Common Clk) (8.0 GT/s) | 3830 | This test verifies that the measured SSC frequency, FSSC, is within the allowed SSC frequency range. | | Reference Clock, SSC Frequency Range<br>(Data Clk) (16.0 GT/s) | 4880 | This test verifies that the measured SSC frequency, FSSC, is within the allowed SSC frequency range. | | Reference Clock, SSC Frequency Range<br>(Data Clk) (8.0 GT/s) | 3880 | This test verifies that the measured SSC frequency, FSSC, is within the allowed SSC frequency range. | | Reference Clock, SSC Residual<br>(Common Clk) (5.0 GT/s) | 2820 | This test verifies that the measured SSC residual is less than the maximum allowed value. | | Reference Clock, TStable (2.5 GT/s) | 940 | This test verifies that the TStable of the reference clock differential waveform is within the allowed range. | | Reference Clock, Variation of VCross (2.5 GT/s) | 890 | This test verifies that the variation of VCross over all rising clock edges is within the allowed range. | | RootComplex Tests - SigTest (16.0<br>GT/s) - Far End | 5029 | Workshop Compliance Mode Tests | | RootComplex Tests - SigTest (16.0 GT/s) - Near End | 5027 | Workshop Compliance Mode Tests | | RootComplex Tests - SigTest (2.5 GT/s) | 5006 | Workshop Compliance Mode Tests | | RootComplex Tests - SigTest (2.5 GT/s) | 5007 | Workshop Compliance Mode Tests | | RootComplex Tests - SigTest (5.0 GT/s) -3.5dB | 5008 | Workshop Compliance Mode Tests | | RootComplex Tests - SigTest (5.0 GT/s)<br>-6.0dB | 50008 | Workshop Compliance Mode Tests | | RootComplex Tests - SigTest (8.0 GT/s) | 5009 | Workshop Compliance Mode Tests | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RootComplex Tests, Total Jitter at<br>BER-12 with crosstalk (5.0 GT/s) | 2496 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical (CEM) Specification, as measured after the connector with an ideal load. | | RootComplex Tests, Total Jitter at<br>BER-12 without crosstalk (5.0 GT/s) | 2497 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical (CEM) Specification, as measured after the connector with an ideal load. | | RootComplex Tests, Eye-Width (16.0 GT/s) | 4540 | System Board must meet the System Board Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM). | | RootComplex Tests, Eye-Width (2.5 GT/s) | 403 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | RootComplex Tests, Eye-Width (2.5 GT/s) | 1430 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | RootComplex Tests, Eye-Width (8.0 GT/s) | 3530 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] -[TJ at BER -12]. | | RootComplex Tests, Eye-Width with crosstalk (5.0 GT/s) | 2430 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | RootComplex Tests, Eye-Width without crosstalk (5.0 GT/s) | 2431 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | RootComplex Tests, Maximum<br>Deterministic Jitter with crosstalk (5.0<br>GT/s) | 2492 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical (CEM) Specification, as measured after the connector with an ideal load. | | RootComplex Tests, Maximum<br>Deterministic Jitter without crosstalk<br>(5.0 GT/s) | 2493 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical (CEM) Specification, as measured after the connector with an ideal load. | | RootComplex Tests, Median to Max<br>Jitter (2.5 GT/s) | 402 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | RootComplex Tests, Median to Max<br>Jitter (2.5 GT/s) | 1420 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | RootComplex Tests, Peak Differential<br>Output Voltage (Non Transition)(16.0<br>GT/s) | 4530 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------| | RootComplex Tests, Peak Differential<br>Output Voltage (Non Transition)(2.5<br>GT/s) | 1450 | This test verifies that the Differential Peak Differential Output Voltage (Non Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Non Transition)(2.5<br>GT/s) | 407 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Non Transition)(2.5<br>GT/s) | 1407 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Non Transition)(5.0<br>GT/s) | 2450 | This test verifies that the Differential Peak Differential Output Voltage (Non Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Non Transition)(5.0<br>GT/s) | 24500 | This test verifies that the Differential Peak Differential Output Voltage (Non Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Non Transition)(5.0<br>GT/s) | 44500 | This test verifies that the Differential Peak Differential Output Voltage (Non Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Non Transition)(8.0<br>GT/s) | 3521 | This test verifies that the Peak Differential Output Voltage (Non Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Transition)(16.0 GT/s) | 4520 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Transition)(2.5 GT/s) | 1440 | This test verifies that the Differential Peak Differential Output Voltage (Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Transition)(2.5 GT/s) | 497 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Transition)(2.5 GT/s) | 1497 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Transition)(5.0 GT/s) | 2440 | This test verifies that the Differential Peak Differential Output Voltage (Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Transition)(5.0 GT/s) | 24400 | This test verifies that the Differential Peak Differential Output Voltage (Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Transition)(5.0 GT/s) | 44400 | This test verifies that the Differential Peak Differential Output Voltage (Transition) is within the allowed range. | | RootComplex Tests, Peak Differential<br>Output Voltage (Transition)(8.0 GT/s) | 3520 | This test verifies that the Peak Differential Output Voltage (Transition) is within the allowed range. | | RootComplex Tests, RMS Random<br>Jitter with crosstalk (5.0 GT/s) | 2482 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RootComplex Tests, RMS Random<br>Jitter with crosstalk (5.0 GT/s) | 248200 | This test verifies that the RMS Random Jitter is within the allowed range. | | RootComplex Tests, RMS Random<br>Jitter without crosstalk (5.0 GT/s) | 2483 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | RootComplex Tests, RMS Random<br>Jitter without crosstalk (5.0 GT/s) | 248300 | This test verifies that the RMS Random Jitter is within the allowed range. | | RootComplex Tests, Template Tests (16.0 GT/s) | 4510 | System Board must meet the System Board Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM). | | RootComplex Tests, Template Tests (2.5 GT/s) | 1410 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements specified in PCI Express Card Electromechanical (CEM) Specification, as measured after the connector with an ideal load. | | RootComplex Tests, Template Tests (2.5 GT/s) | 410 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical (CEM) Specification, as measured after the connector with an ideal load. | | RootComplex Tests, Template Tests (5.0 GT/s) | 2410 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical (CEM) Specification, as measured after the connector with an ideal load. | | RootComplex Tests, Template Tests (8.0 GT/s) | 3510 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements specified in the PCI Express Card Electromechanical Specification (CEM), as measured at the card edge-fingers. | | RootComplex Tests, Unit Interval (16.0 GT/s) | 4500 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | RootComplex Tests, Unit Interval (2.5 GT/s) | 400 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | RootComplex Tests, Unit Interval (2.5 GT/s) | 1400 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | RootComplex Tests, Unit Interval (2.5 GT/s) | 2401 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | RootComplex Tests, Unit Interval (5.0 GT/s) | 2400 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | RootComplex Tests, Unit Interval (8.0 GT/s) | 3500 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | Rx, AC Peak Common Mode Input<br>Voltage (2.5 GT/s) | 2250 | Receivers must reliably receive data when there is less than 150 mV of AC (>30 kHz) peak common mode input voltage. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-12 of the PCI Express Base Specification, Rev 2.0. | | Rx, AC Peak Common Mode Input<br>Voltage (2.5 GT/s) | 108 | Receivers must reliably receive data when there is less than 150 mV of AC (>30 kHz) peak common mode input voltage. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-6 of the PCI Express Base Specification, Rev 1.0a. | | Rx, AC Peak Common Mode Input<br>Voltage (2.5 GT/s) | 1250 | Receivers must reliably receive data when there is less than 150 mV of AC (>30 kHz) peak common mode input voltage. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | | Rx, Common RefClk Architecture Unit<br>Interval (5.0 GT/s) | 2202 | A recovered RX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered RX UI is reported here. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in the PCI Express Base Specification. | | Rx, Common Refclk Architecture<br>Maximum Deterministic Jitter (5.0<br>GT/s) | 2294 | This test verifies that the Deterministic Jitter is within the allowed range. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-12. | | Rx, Common Refclk Architecture Peak<br>Differential Input Voltage (5.0 GT/s) | 2243 | This test verifies that the Peak Differential Input Voltage is within the allowed range. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-12. | | Rx, Common Refclk Architecture RMS<br>Random Jitter (5.0 GT/s) | 2284 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | Rx, Common Refclk Architecture<br>Template Test (5.0 GT/s) | 2211 | The receiver must reliably receive all data that meets the differential receiver input specifications as shown in Table 4-12 in the PCI Express Base Specification. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in Table 4-12. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rx, Common Refclk Architecture Total<br>Jitter at BER-12 (5.0 GT/s) | 2298 | This test verifies that the Total Jitter is within the allowed range. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-12. | | Rx, Data Clocked Architecture<br>Maximum Deterministic Jitter (5.0<br>GT/s) | 2292 | This test verifies that the Deterministic Jitter is within the allowed range. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-12. | | Rx, Data Clocked Architecture Peak<br>Differential Input Voltage (5.0 GT/s) | 2241 | This test verifies that the Peak Differential Input Voltage is within the allowed range. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-12. | | Rx, Data Clocked Architecture RMS<br>Random Jitter (5.0 GT/s) | 2282 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | Rx, Data Clocked Architecture Template<br>Test (5.0 GT/s) | 2210 | The receiver must reliably receive all data that meets the differential receiver input specifications as shown in Table 4-12 in the PCI Express Base Specification. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in Table 4-12. | | Rx, Data Clocked Architecture Total<br>Jitter at BER-12 (5.0 GT/s) | 2296 | This test verifies that the Total Jitter is within the allowed range. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-12. | | Rx, Data Clocked Architecture Unit<br>Interval (5.0 GT/s) | 2200 | A recovered RX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered RX UI is reported here. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in the PCI Express Base Specification. | | Rx, Eye-Width (2.5 GT/s) | 103 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. Note that this test does NOT test the receiver's tolerance. Rather, it test the quality of the signal as the receiver would see it. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-6 of the PCI Express Base Specification, Rev 1.0a. | | Rx, Eye-Width (2.5 GT/s) | 1230 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. Note that this test does NOT test the receiver's tolerance. Rather, it test the quality of the signal as the receiver would see it. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Rx, Median to Max Jitter (2.5 GT/s) | 102 | Receivers must be able to reliably receive data with up to 120 ps between the jitter median and maximum deviation from the median. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-6 of the PCI Express Base Specification, Rev 1.0a. | | Rx, Median to Max Jitter (2.5 GT/s) | 1220 | Receivers must be able to reliably receive data with up to 120 ps between the jitter median and maximum deviation from the median. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | | Rx, Peak Differential Input Voltage (2.5 GT/s) | 107 | This test verifies that the Peak Differential Input Voltage is within the allowed range. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-6. | | Rx, Peak Differential Input Voltage (2.5 GT/s) | 1240 | This test verifies that the Peak Differential Input Voltage is within the allowed range. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | | Rx, Template Test (2.5 GT/s) | 110 | The receiver must reliably receive all data that meets the differential receiver input specifications as shown in Figure 4-26: Minimum Receiver Eye Timing and Voltage Compliance Specification as shown in the PCI Express Base Specification, Rev 1.0. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-6. | | Rx, Template Test (2.5 GT/s) | 1210 | The receiver must reliably receive all data that meets the differential receiver input specifications. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | | Rx, Unit Interval (2.5 GT/s) | 100 | A recovered RX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered RX UI is reported here. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications in table 4-6 of the PCI Express Base Specification, Rev 1.0a. | | Rx, Unit Interval (2.5 GT/s) | 2201 | A recovered RX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered RX UI is reported here. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications of the PCI Express Base Specification, Rev 2.0. | | Rx, Unit Interval (2.5 GT/s) | 1200 | A recovered RX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered RX UI is reported here. This test does NOT validate the receiver's tolerance, but rather that the signal at the receiver meets the specifications. | | Signal Acquisition Preset #00 until<br>Preset #10 (8.0 GT/s) | 33300 | | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, AC Peak Common Mode Output<br>Voltage - 1.25GHz LPF (2.5 GT/s) | 41171 | This test verify the AC common mode, VTX-CM-AC-PP (1.25GHz LPF) is within the allowed limit as specified in the PCI Express Base Specification. The peak-peak AC Common Mode voltage is reported here. | | Tx, AC common mode voltage (5.0 GT/s) | 3171 | This test verify the AC common mode, VTX-CM-AC-PP is within the allowed limit as specified in the PCI Express Base Specification. The peak-peak AC Common Mode voltage is reported here. | | Tx, AC common mode voltage - 2.5GHz<br>LPF (5.0 GT/s) | 3170 | This test verify the AC common mode, VTX-CM-AC-PP (2.5GHz LPF) is within the allowed limit as specified in the PCI Express Base Specification. The peak-peak AC Common Mode voltage is reported here. | | Tx, AC common mode voltage - 30kHz to 500MHz (16.0 GT/s) | 4170 | This test verify the AC common mode lies in the 0.03-500MHz range, VTX-CM-AC-PP (30kHz - 500MHz) is within the allowed limit as specified in the PCI Express Base Specification. The peak-peak AC Common Mode voltage is reported here. | | Tx, AC common mode voltage - 30kHz to 500MHz (2.5 GT/s) | 41172 | This test verify the AC common mode lies in the 0.03-500MHz range, VTX-CM-AC-PP (30kHz - 500MHz) is within the allowed limit as specified in the PCI Express Base Specification. The peak-peak AC Common Mode voltage is reported here. | | Tx, AC common mode voltage - 30kHz to 500MHz (5.0 GT/s) | 3175 | This test verify the AC common mode lies in the 0.03-500MHz range, VTX-CM-AC-PP (30kHz - 500MHz) is within the allowed limit as specified in the PCI Express Base Specification. The peak-peak AC Common Mode voltage is reported here. | | Tx, AC common mode voltage - 30kHz to 500MHz (8.0 GT/s) | 3022 | This test verify the AC common mode lies in the 0.03-500MHz range, VTX-CM-AC-PP (30kHz - 500MHz) is within the allowed limit as specified in the PCI Express Base Specification. The peak-peak AC Common Mode voltage is reported here. | | Tx, AC common mode voltage - 4GHz<br>LPF (8.0 GT/s) | 3021 | This test verify the AC common mode, VTX-CM-AC-PP (4GHz LPF) is within the allowed limit as specified in the PCI Express Base Specification. The peak-peak AC Common Mode voltage is reported here. | | Tx, AC common mode voltage - 8GHz<br>LPF (16.0 GT/s) | 4171 | This test verify the AC common mode, VTX-CM-AC-PP (8GHz LPF) is within the allowed limit as specified in the PCI Express Base Specification. The peak-peak AC Common Mode voltage is reported here. | | Tx, Absolute delta of DC common mode voltage between D+ and D- (16.0 GT/s) | 4030 | This test verify the absolute delta of DC common mode voltage between D+ and D-, VTX-CM-DC-LINE-DELTA is within the allowed limit as specified in the PCI Express Base Specification. This is absolute value of the difference between the average DC value of D+ and the average DC value of D | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Absolute delta of DC common mode voltage between D+ and D- (2.5 GT/s) | 9 | This test measures VTX-CM-DCLINE-DELTA as specified in Table 4-5 of the PCI Express Base Specification, Rev 1.0a. This is absolute value of the difference between the average DC value of D+ and the average DC value of D | | Tx, Absolute delta of DC common mode voltage between D+ and D- (2.5 GT/s) | 1184 | This test measures VTX-CM-DCLINE-DELTA as specified in Table 4-5 of the PCI Express Base Specification, Rev 1.1. This is absolute value of the difference between the average DC value of D+ and the average DC value of D | | Tx, Absolute delta of DC common mode voltage between D+ and D- (5.0 GT/s) | 2184 | This test measures VTX-CM-DCLINE-DELTA as specified in the PCI Express Base Specification. This is absolute value of the difference between the average DC value of D+ and the average DC value of D | | Tx, Absolute delta of DC common mode voltage between D+ and D- (8.0 GT/s) | 3030 | This test verify the absolute delta of DC common mode voltage between D+ and D-, VTX-CM-DC-LINE-DELTA is within the allowed limit as specified in the PCI Express Base Specification. This is absolute value of the difference between the average DC value of D+ and the average DC value of D | | Tx, Absolute delta of DC common mode voltage during L0 and Idle (16.0 GT/s) | 4040 | This test verify the absolute delta of DC common mode voltage during LO and Idle, VTX-CM-DC-ACTIVE_IDLE-DELTA is within the allowed limit as specified in the PCI Express Base Specification. This is absolute delta of the DC common mode voltage during active and electrical idle. | | Tx, Absolute delta of DC common mode voltage during L0 and Idle (2.5 GT/s) | 60 | This test verify the absolute delta of DC common mode voltage during LO and Idle, VTX-CM-DC-ACTIVE_IDLE-DELTA is within the allowed limit as specified in the PCI Express Base Specification. This is absolute delta of the DC common mode voltage during active and electrical idle. | | Tx, Absolute delta of DC common mode voltage during LO and Idle (2.5 GT/s) | 1040 | This test verify the absolute delta of DC common mode voltage during LO and Idle, VTX-CM-DC-ACTIVE_IDLE-DELTA is within the allowed limit as specified in the PCI Express Base Specification. This is absolute delta of the DC common mode voltage during active and electrical idle. | | Tx, Absolute delta of DC common mode voltage during L0 and Idle (5.0 GT/s) | 2040 | This test verify the absolute delta of DC common mode voltage during LO and Idle, VTX-CM-DC-ACTIVE_IDLE-DELTA is within the allowed limit as specified in the PCI Express Base Specification. This is absolute delta of the DC common mode voltage during active and electrical idle. | | Tx, Absolute delta of DC common mode voltage during L0 and Idle (8.0 GT/s) | 3040 | This test verify the absolute delta of DC common mode voltage during LO and Idle, VTX-CM-DC-ACTIVE_IDLE-DELTA is within the allowed limit as specified in the PCI Express Base Specification. This is absolute delta of the DC common mode voltage during active and electrical idle. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Avg DC Common Mode Voltage (2.5 GT/s) | 6 | This test measures VTX-DC-CM as specified in the PCI Express Base Specification, Rev 1.0a. This is the allowed DC Common Mode voltage under any conditions. The average DC Common Mode voltage is reported here. | | Tx, Avg DC Common Mode Voltage (2.5 GT/s) | 1180 | This test measures VTX-DC-CM as specified in the PCI Express Base Specification, Rev 1.1. This is the allowed DC Common Mode voltage under any conditions. The average DC Common Mode voltage is reported here. | | Tx, Avg DC Common Mode Voltage (2.5 GT/s) | 2181 | This test measures VTX-DC-CM as specified in the PCI Express Base Specification, Rev 2.0. This is the allowed DC Common Mode voltage under any conditions. The average DC Common Mode voltage is reported here. | | Tx, Avg DC Common Mode Voltage (5.0 GT/s) | 2180 | This test measures VTX-DC-CM as specified in the PCI Express Base Specification. This is the allowed DC Common Mode voltage under any conditions. The average DC Common Mode voltage is reported here. | | Tx, DC Common Mode Line Delta (2.5 GT/s) | 2185 | This test measures VTX-CM-DCLINE-DELTA as specified in the PCI Express Base Specification, Rev 2.0. This is absolute value of the difference between the average DC value of D+ and the average DC value of D | | Tx, DC Common Mode Output Voltage<br>Variation (2.5 GT/s) | 11 | The TX DC common mode voltage must fixed within the range of 0 to 3.6 V during all states. Any variation of this fixed value must be within +\- 100 mV. | | Tx, DC Common Mode Output Voltage<br>Variation (2.5 GT/s) | 1182 | The TX DC common mode voltage must fixed within the range of 0 to 3.6 V during all states. Any variation of this fixed value must be within +\- 100 mV. | | Tx, DC Common Mode Output Voltage<br>Variation (2.5 GT/s) | 2182 | The TX DC common mode voltage must fixed within the range of 0 to 3.6 V during all states. Any variation of this fixed value must be within +\- 100 mV. | | Tx, DC common mode voltage (16.0 GT/s) | 4010 | This test verify the DC common mode, VTX-CM-DC is within the allowed limit as specified in the PCI Express Base Specification. | | Tx, DC common mode voltage (8.0 GT/s) | 3010 | This test verify the DC common mode, VTX-CM-DC is within the allowed limit as specified in the PCI Express Base Specification. | | Tx, Data dependent jitter (16.0 GT/s) | 4130 | This test verifies that the maximum data dependent jitter, TTX-DDJ is within the allowed range. | | Tx, Data dependent jitter (2.5 GT/s) | 1104 | This test verifies that the maximum data dependent jitter, TTX-DDJ is within the allowed range. | | Tx, Data dependent jitter (5.0 GT/s) | 2104 | This test verifies that the maximum data dependent jitter, TTX-DDJ is within the allowed range. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Data dependent jitter (8.0 GT/s) | 43130 | This test verifies that the maximum data dependent jitter, TTX-DDJ is within the allowed range. | | Tx, Data dependent jitter (8.0 GT/s) | 3130 | This test verifies that the maximum data dependent jitter, TTX-DDJ is within the allowed range. | | Tx, De-emphasis Preset #0 (16.0 GT/s) | 4220 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P0 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, De-emphasis Preset #0 (8.0 GT/s) | 3220 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P0 is within the conformance limits specified in PCI Express Base Specification. | | Tx, De-emphasis Preset #1 (16.0 GT/s) | 4210 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P1 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, De-emphasis Preset #1 (8.0 GT/s) | 3210 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P1 is within the conformance limits specified in PCI Express Base Specification. | | Tx, De-emphasis Preset #10 (16.0 GT/s) | 4300 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P10 is within the conformance limits specified in the PCI Express Base Specification. The P10 boost limits are not fixed. The allowable P10 boost range is defined by the coefficient space lying between the two diagonal lines in Figure 4-50 of the PCI Express Base Specification | | Tx, De-emphasis Preset #10 (8.0 GT/s) | 3300 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P10 is within the conformance limits specified in PCI Express Base Specification. The P10 boost limits are not fixed. The allowable P10 boost range is defined by the coefficient space lying between the two diagonal lines. | | Tx, De-emphasis Preset #2 (16.0 GT/s) | 4290 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P2 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, De-emphasis Preset #2 (8.0 GT/s) | 3290 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P2 is within the conformance limits specified in PCI Express Base Specification. | | Tx, De-emphasis Preset #3 (16.0 GT/s) | 4280 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P3 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, De-emphasis Preset #3 (8.0 GT/s) | 3280 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P3 is within the conformance limits specified in PCI Express Base Specification. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, De-emphasis Preset #7 (16.0 GT/s) | 4250 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P7 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, De-emphasis Preset #7 (8.0 GT/s) | 3250 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P7 is within the conformance limits specified in PCI Express Base Specification. | | Tx, De-emphasis Preset #8 (16.0 GT/s) | 4240 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P8 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, De-emphasis Preset #8 (8.0 GT/s) | 3240 | The purpose of this test is to verify that the De-emphasis(dB) of the transmitter Tx at preset number P8 is within the conformance limits specified in PCI Express Base Specification. | | Tx, Deemphasized Voltage Ratio (2.5 GT/s) | 5 | This test measures the ratio of the VTX-DIFFp-p of the second and following bits after a transition divided by the VTX-DIFFp-p of the first bit after a transition. The de-emphasis level is measured as the ratio of the non-transition voltage to transition voltage, VTX-DE-RATIO = -20log10 (VTX-DIFF-PP/VTX-DE-EMPH-PP). The average de-emphasis value is tested against the specified value. | | Tx, Deemphasized Voltage Ratio (2.5 GT/s) | 1160 | This test measures the ratio of the VTX-DIFFp-p of the second and following bits after a transition divided by the VTX-DIFFp-p of the first bit after a transition. The de-emphasis level is measured as the ratio of the non-transition voltage to transition voltage, VTX-DE-RATIO = -20log10 (VTX-DIFF-PP/VTX-DE-EMPH-PP). The average de-emphasis value is tested against the specified value. | | Tx, Deemphasized Voltage Ratio (2.5 GT/s) | 2160 | This test measures the ratio of the VTX-DIFFp-p of the second and following bits after a transition divided by the VTX-DIFFp-p of the first bit after a transition. The de-emphasis level is measured as the ratio of the non-transition voltage to transition voltage, VTX-DE-RATIO = -20log10 (VTX-DIFF-PP/VTX-DE-EMPH-PP). The average de-emphasis value is tested against the specified value. | | Tx, Deemphasized Voltage Ratio -3.5dB (5.0 GT/s) | 216200 | This test measures the ratio of the VTX-DIFFp-p of the second and following bits after a transition divided by the VTX-DIFFp-p of the first bit after a transition. The de-emphasis level is measured as the ratio of the non-transition voltage to transition voltage, VTX-DE-RATIO = -20log10 (VTX-DIFF-PP/VTX-DE-EMPH-PP). This measurement is for de-emphasis level settings of -3.5dB. | | Tx, Deemphasized Voltage Ratio -3.5dB (5.0 GT/s) | 2162 | This test measures the ratio of the VTX-DIFFp-p of the second and following bits after a transition divided by the VTX-DIFFp-p of the first bit after a transition. The de-emphasis level is measured as the ratio of the non-transition voltage to transition voltage, VTX-DE-RATIO = -20log10 (VTX-DIFF-PP/VTX-DE-EMPH-PP). This measurement is for de-emphasis level settings of -3.5dB. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Deemphasized Voltage Ratio -3.5dB (5.0 GT/s) | 216201 | This test measures the ratio of the VTX-DIFFp-p of the second and following bits after a transition divided by the VTX-DIFFp-p of the first bit after a transition. The de-emphasis level is measured as the ratio of the non-transition voltage to transition voltage, VTX-DE-RATIO = -20log10 (VTX-DIFF-PP/VTX-DE-EMPH-PP). This measurement is for de-emphasis level settings of -3.5dB. | | Tx, Deemphasized Voltage Ratio -6.0dB (5.0 GT/s) | 216400 | This test measures the ratio of the VTX-DIFFp-p of the second and following bits after a transition divided by the VTX-DIFFp-p of the first bit after a transition. The de-emphasis level is measured as the ratio of the non-transition voltage to transition voltage, VTX-DE-RATIO = -20log10 (VTX-DIFF-PP/VTX-DE-EMPH-PP). This measurement is for de-emphasis level settings of -6dB. | | Tx, Deemphasized Voltage Ratio -6.0dB (5.0 GT/s) | 2164 | This test measures the ratio of the VTX-DIFFp-p of the second and following bits after a transition divided by the VTX-DIFFp-p of the first bit after a transition. The de-emphasis level is measured as the ratio of the non-transition voltage to transition voltage, VTX-DE-RATIO = -20log10 (VTX-DIFF-PP/VTX-DE-EMPH-PP). This measurement is for de-emphasis level settings of -6dB. | | Tx, Deemphasized Voltage Ratio -6.0dB (5.0 GT/s) | 216401 | This test measures the ratio of the VTX-DIFFp-p of the second and following bits after a transition divided by the VTX-DIFFp-p of the first bit after a transition. The de-emphasis level is measured as the ratio of the non-transition voltage to transition voltage, VTX-DE-RATIO = -20log10 (VTX-DIFF-PP/VTX-DE-EMPH-PP). This measurement is for de-emphasis level settings of -6dB. | | Tx, Deterministic DjDD uncorrelated PWJ (16.0 GT/s) | 4120 | This test verifies that the maximum deterministic DjDD uncorrelated PWJ TTX-UPW-DJDD is within the allowed range. This test required PWJ Clock pattern. | | Tx, Deterministic DjDD uncorrelated PWJ (2.5 GT/s) | 1103 | This test verifies that the maximum deterministic DjDD uncorrelated PWJ TTX-UPW-DJDD is within the allowed range. | | Tx, Deterministic DjDD uncorrelated PWJ (5.0 GT/s) | 2103 | This test verifies that the maximum deterministic DjDD uncorrelated PWJ TTX-UPW-DJDD is within the allowed range. | | Tx, Deterministic DjDD uncorrelated PWJ (8.0 GT/s) | 43120 | This test verifies that the maximum deterministic DjDD uncorrelated PWJ TTX-UPW-DJDD is within the allowed range. | | Tx, Deterministic DjDD uncorrelated PWJ (8.0 GT/s) | 3120 | This test verifies that the maximum deterministic DjDD uncorrelated PWJ TTX-UPW-DJDD is within the allowed range. | | Tx, Deterministic Jitter > 1.5 MHz (5.0 GT/s) | 2192 | This test verifies that the high frequency(above 1.5MHz) Deterministic Jitter is within the allowed range. | | Tx, Eye-Width (2.5 GT/s) | 3 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Eye-Width (2.5 GT/s) | 1130 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | Tx, Eye-Width (2.5 GT/s) | 41130 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | Tx, Eye-Width (2.5 GT/s) | 2130 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | Tx, Eye-Width (2.5 GT/s, Low Power) | 10003 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | Tx, Eye-Width (2.5 GT/s, Low Power) | 11130 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | Tx, Eye-Width (2.5 GT/s, Low Power) | 411130 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | Tx, Eye-Width (2.5 GT/s, Low Power) | 12130 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | Tx, Eye-Width (5.0 GT/s, Low Power) | 2234 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | Tx, Eye-Width -3.5dB (5.0 GT/s) | 2134 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [TJ at BER-12]. | | Tx, Eye-Width -3.5dB (5.0 GT/s) | 42134 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [TJ at BER-12]. | | Tx, Eye-Width -6.0dB (5.0 GT/s) | 2135 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [TJ at BER-12]. | | Tx, Eye-Width -6.0dB (5.0 GT/s) | 42135 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [TJ at BER-12]. | | Tx, Full swing Tx voltage with no TxEQ (16.0 GT/s) | 4050 | This test verifies that the full swing Tx voltage with no equalization VTX-FS-NO-EQ is within the allowed range. This test required Preset 04. | | Tx, Full swing Tx voltage with no TxEQ (8.0 GT/s) | 3050 | This test verifies that the full swing Tx voltage with no equalization VTX-FS-NO-EQ is within the allowed range. This test required Preset 04. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Maximum nominal Tx boost ratio for full swing (16.0 GT/s) | 4200 | This test verifies that the maximum nominal Tx boost ratio for full swing, VTX-B00ST-FS is within the allowed range. This test required Preset 10. When using saved waveform option, this test will be available when Equalization Preset Tests is enabled in the Set Up tab. | | Tx, Maximum nominal Tx boost ratio for full swing (8.0 GT/s) | 3200 | This test verifies that the maximum nominal Tx boost ratio for full swing, VTX-B0OST-FS is within the allowed range. This test required Preset 10. When using saved waveform option, this test will be available when Equalization Preset Tests is enabled in the Set Up tab. | | Tx, Maximum nominal Tx boost ratio for reduced swing (16.0 GT/s) | 4190 | This test verifies that the maximum nominal Tx boost ratio for reduced swing, VTX-BOOST-RS is within the allowed range. This test required Preset 01. When using saved waveform option, this test will be available when Equalization Preset Tests is enabled in the Set Up tab. | | Tx, Maximum nominal Tx boost ratio for reduced swing (8.0 GT/s) | 3190 | This test verifies that the maximum nominal Tx boost ratio for reduced swing, VTX-BOOST-RS is within the allowed range. This test required Preset 01. When using saved waveform option, this test will be available when Equalization Preset Tests is enabled in the Set Up tab. | | Tx, Median to Max Jitter (2.5 GT/s) | 2 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | Tx, Median to Max Jitter (2.5 GT/s) | 1120 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | Tx, Median to Max Jitter (2.5 GT/s) | 41120 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | Tx, Median to Max Jitter (2.5 GT/s) | 2120 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | Tx, Median to Max Jitter (2.5 GT/s, Low Power) | 10002 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | Tx, Median to Max Jitter (2.5 GT/s, Low Power) | 11120 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | Tx, Median to Max Jitter (2.5 GT/s, Low Power) | 411120 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | Tx, Median to Max Jitter (2.5 GT/s, Low Power) | 12120 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | Tx, Min swing during EIEOS for full swing (16.0 GT/s) | 4070 | This test verifies that the minimum swing during EIEOS for full swing VTX-EIEOS-FS is within the allowed range. This test required Preset 10. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Min swing during EIEOS for full swing (8.0 GT/s) | 3070 | This test verifies that the minimum swing during EIEOS for full swing VTX-EIEOS-FS is within the allowed range. This test required Preset 10. | | Tx, Min swing during EIEOS for reduced swing (16.0 GT/s, Low Power) | 14070 | This test verifies that the minimum swing during EIEOS for reduced swing VTX-EIEOS-RS is within the allowed range. This test required Preset 01. | | Tx, Min swing during EIEOS for reduced swing (8.0 GT/s, Low Power) | 13080 | This test verifies that the minimum swing during EIEOS for reduced swing VTX-EIEOS-RS is within the allowed range. This test required Preset 01. | | Tx, Peak Differential Output Voltage (Non Transition)(2.5 GT/s) | 70 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage (Non Transition)(2.5 GT/s) | 11400 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage (Non Transition)(2.5 GT/s) | 21400 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage<br>(Non Transition)(2.5 GT/s, Low Power) | 11401 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage<br>(Non Transition)(5.0 GT/s, Low Power) | 21540 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage<br>(Transition) (5.0 GT/s, Low Power) | 21440 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage (Transition)(2.5 GT/s) | 7 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage (Transition)(2.5 GT/s) | 1140 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage (Transition)(2.5 GT/s) | 2140 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage (Transition)(2.5 GT/s, Low Power) | 10007 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage (Transition)(2.5 GT/s, Low Power) | 11140 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage (Transition)(2.5 GT/s, Low Power) | 11141 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage<br>-3.5dB (Non Transition)(5.0 GT/s) | 2154 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage<br>-3.5dB (Non Transition)(5.0 GT/s) | 2159 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Peak Differential Output Voltage<br>-3.5dB (Transition)(5.0 GT/s) | 2144 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage<br>-6.0dB (Non Transition)(5.0 GT/s) | 2155 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage<br>-6.0dB (Non Transition)(5.0 GT/s) | 2158 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Peak Differential Output Voltage<br>-6.0dB (Transition)(5.0 GT/s) | 2145 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | Tx, Preshoot Preset #5 (16.0 GT/s) | 4260 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P5 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, Preshoot Preset #5 (8.0 GT/s) | 3260 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P5 is within the conformance limits specified in PCI Express Base Specification. | | Tx, Preshoot Preset #6 (16.0 GT/s) | 4270 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P6 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, Preshoot Preset #6 (8.0 GT/s) | 3270 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P6 is within the conformance limits specified in PCI Express Base Specification. | | Tx, Preshoot Preset #7 (16.0 GT/s) | 4251 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P7 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, Preshoot Preset #7 (8.0 GT/s) | 3251 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P7 is within the conformance limits specified in PCI Express Base Specification. | | Tx, Preshoot Preset #8 (16.0 GT/s) | 4241 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P8 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, Preshoot Preset #8 (8.0 GT/s) | 3241 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P8 is within the conformance limits specified in PCI Express Base Specification. | | Tx, Preshoot Preset #9 (16.0 GT/s) | 4230 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P9 is within the conformance limits specified in the PCI Express Base Specification. | | Tx, Preshoot Preset #9 (8.0 GT/s) | 3230 | The purpose of this test is to verify that the Preshoot(dB) of the transmitter Tx at preset number P9 is within the conformance limits specified in PCI Express Base Specification. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------|---------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Pseudo package loss (16.0 GT/s<br>Non-root device not support captive<br>channel) | 4140 | This test verifies that the maximum pseudo package loss for all devices not containing root ports and not support captive channel, ps21TX is within the allowed range. Pseudo package loss is calculated as ratio of voltage swing of a 1010 pattern against a 64-zeroes/64-ones pattern as described in Section 8.3.3.11. This test required Preset 04. | | Tx, Pseudo package loss (16.0 GT/s<br>Non-root device support captive<br>channel) | 414001 | This test verifies that the maximum pseudo package loss for all devices not containing root ports and support captive channel, ps21TX is within the allowed range. Pseudo package loss is calculated as ratio of voltage swing of a 1010 pattern against a 64-zeroes/64-ones pattern as described in Section 8.3.3.11. This test required Preset 04. | | Tx, Pseudo package loss (16.0 GT/s<br>Root device) | 414000 | This test verifies that the maximum pseudo package loss of a devices containing root ports, ps21TX is within the allowed range. Pseudo package loss is calculated as ratio of voltage swing of a 1010 pattern against a 64-zeroes/64-ones pattern as described in Section 8.3.3.11. This test required Preset 04. | | Tx, Pseudo package loss (8.0 GT/s<br>Non-root device) | 43140 | This test verifies that the maximum pseudo package loss for all devices not containing root ports, ps21TX is within the allowed range. Pseudo package loss is calculated as ratio of voltage swing of a 1010 pattern against a 64-zeroes/64-ones pattern as described in Section 8.3.6. This test required Preset 04. | | Tx, Pseudo package loss (8.0 GT/s Root device) | 4314000 | This test verifies that the maximum pseudo package loss of a devices containing root ports, ps21TX is within the allowed range. Pseudo package loss is calculated as ratio of voltage swing of a 1010 pattern against a 64-zeroes/64-ones pattern as described in Section 8.3.6. This test required Preset 04. | | Tx, Pseudo package loss (8.0 GT/s) | 3140 | This test verifies that the maximum pseudo package loss, ps21TX is within the allowed range. Pseudo package loss is calculated as ratio of voltage swing of a 1010 pattern against a 64-zeroes/64-ones pattern. This test required Preset 04. | | Tx, RMS AC Peak Common Mode<br>Output Voltage (2.5 GT/s) | 8 | The maximum allowable RMS AC (>30Khz) common mode voltage is 20mV (Vtx-cm-acp) as measured at the package pins of the transmitter using the Compliance Test and Measurement Load. | | Tx, RMS AC Peak Common Mode<br>Output Voltage (2.5 GT/s) | 1170 | The maximum allowable RMS AC (>30Khz) common mode voltage is 20mV (Vtx-cm-acp) as measured at the package pins of the transmitter using the Compliance Test and Measurement Load. | | Tx, RMS AC Peak Common Mode<br>Output Voltage (2.5 GT/s) | 41170 | The maximum allowable RMS AC (>30Khz) common mode voltage is 20mV (Vtx-cm-acp) as measured at the package pins of the transmitter using the Compliance Test and Measurement Load. | | Tx, RMS AC Peak Common Mode<br>Output Voltage (2.5 GT/s) | 2170 | The maximum allowable RMS AC (>30Khz) common mode voltage is 20mV (Vtx-cm-acp) as measured at the package pins of the transmitter using the Compliance Test and Measurement Load. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------|--------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Random Jitter < 1.5 MHz (5.0 GT/s) | 2194 | This test verifies that the low frequency(10kH to 1.5MHz) Random Jitter(rms) is within the allowed range. | | Tx, Random jitter RMS (16.0 GT/s) | 4160 | This test verifies that the random jitter, it is informative only. | | Tx, Random jitter RMS (2.5 GT/s) | 1106 | This test verifies that the random jitter, it is informative only. | | Tx, Random jitter RMS (5.0 GT/s) | 2106 | This test measures the RJ(p-p) for a DUT for informative only. | | Tx, Random jitter RMS (8.0 GT/s) | 43160 | This test verifies that the random jitter, it is informative only. | | Tx, Reduced swing Tx voltage with no TxEQ (16.0 GT/s, Low Power) | 14050 | This test verifies that the reduced swing Tx output voltage with no equalization VTX-RS-NO-EQ is within the allowed range. This test required Preset 04. | | Tx, Reduced swing Tx voltage with no TxEQ (8.0 GT/s, Low Power) | 13060 | This test verifies that the reduced swing Tx output voltage with no equalization VTX-RS-NO-EQ is within the allowed range. This test required Preset 04. | | Tx, Reduced swing Tx voltage with no TxEQ (8.0 GT/s, Low Power) | 13061 | This test verifies that the reduced swing Tx output voltage with no equalization VTX-RS-NO-EQ is within the allowed range. This test required Preset 04. | | Tx, Rise/Fall Time (2.5 GT/s) | 4 | This test verifies that the minimum rise and fall time (on both D+ and D- separately) is no less than the specified value. An oscilloscope and probe with at least 10GHz bandwidth is recommended for accurate characterization of PCI-Express rise times less than 50ps. If the number is close to the specified value, you may need to verify this measurement with a higher bandwidth oscilloscope. | | Tx, Rise/Fall Time (2.5 GT/s) | 1150 | This test verifies that the minimum rise and fall time (on both D+ and D- separately) is no less than the specified value. An oscilloscope and probe with at least 10GHz bandwidth is recommended for accurate characterization of PCI-Express rise times less than 50ps. If the number is close to the specified value, you may need to verify this measurement with a higher bandwidth oscilloscope. | | Tx, Rise/Fall Time (2.5 GT/s) | 2151 | This test verifies that the minimum rise and fall time (on both D+ and D- separately) is no less than the specified value. An oscilloscope and probe with at least 10GHz bandwidth is recommended for accurate characterization of PCI-Express rise times less than 50ps. If the number is close to the specified value, you may need to verify this measurement with a higher bandwidth oscilloscope. | | Tx, Rise/Fall Time (5.0 GT/s) | 2150 | This test verifies that the minimum rise and fall time (on both D+ and D- separately) is no less than the specified value. An oscilloscope and probe with at least 13GHz bandwidth is recommended for accurate characterization of PCI-Express rise times less than 50ps. If the number is close to the specified value, you may need to verify this measurement with a higher bandwidth oscilloscope. | | Tx, SSC Df/Dt (Max)(PCIE 4.0 16.0GT/s) | 4390 | This test verifies that the SSC maximum slew rate is within the allowed range. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, SSC Df/Dt (Max)(PCIE 4.0 8.0GT/s) | 43190 | This test verifies that the SSC maximum slew rate is within the allowed range. | | Tx, SSC Modulation Frequency (PCIE 4.0 16.0GT/s) | 4370 | This test verifies that the SSC frequency range is in the allowable range. | | Tx, SSC Modulation Frequency (PCIE 4.0 8.0GT/s) | 43170 | This test verifies that the SSC frequency range is in the allowable range. | | Tx, SSC Peak Deviation (Max) (PCIE 4.0 16.0GT/s) | 4380 | This test verifies that the SSC maximum deviation within the allowed range. | | Tx, SSC Peak Deviation (Max) (PCIE 4.0 8.0GT/s) | 43180 | This test verifies that the SSC maximum deviation within the allowed range. | | Tx, SSC Peak Deviation (Min) (PCIE 4.0 16.0GT/s) | 4385 | This test verifies that the SSC minimum deviation within the allowed range. | | Tx, SSC Peak Deviation (Min) (PCIE 4.0 8.0GT/s) | 43185 | This test verifies that the SSC minimum deviation within the allowed range. | | Tx, Template Tests (2.5 GT/s) | 10 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification, as measured at the package pins into the Compliance Test and Measurement Load | | Tx, Template Tests (2.5 GT/s) | 1110 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification, as measured at the package pins into the Compliance Test and Measurement Load | | Tx, Template Tests (2.5 GT/s) | 41110 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Template Tests (2.5 GT/s) | 2110 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Template Tests (2.5 GT/s, Low<br>Power) | 10010 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in Mobile Graphic Low Power Addendum to the PCIE Base Specification | | Tx, Template Tests (2.5 GT/s, Low<br>Power) | 11110 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the Mobile Graphic Low Power Addendum to the PCIE Base Specification | | Tx, Template Tests (2.5 GT/s, Low Power) | 411110 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the Mobile Graphic Low Power Addendum to the PCIE Base Specification | | Tx, Template Tests (2.5 GT/s, Low Power) | 12110 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification | | Tx, Template Tests (5.0 GT/s, Low Power) | 21140 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------|--------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Template Tests (5.0 GT/s, Low Power) | 321140 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Template Tests (5.0 GT/s, Low Power) | 421140 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Template Tests -3.5dB (5.0 GT/s) | 21141 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Template Tests -3.5dB (5.0 GT/s) | 2114 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Template Tests -3.5dB (5.0 GT/s) | 42114 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Template Tests -6.0dB (5.0 GT/s) | 21142 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Template Tests -6.0dB (5.0 GT/s) | 2174 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Template Tests -6.0dB (5.0 GT/s) | 42214 | All PCI Express Device Types must meet the Transmitter eye diagram as specified in the PCI Express Base Specification. | | Tx, Tmin-Pulse (5.0 GT/s) | 2152 | This test verifies that the minimum pulse width is no less than the specified value. An oscilloscope and probe with at least 13GHz bandwidth is recommended for accurate characterization of PCI-Express rise times less than 50ps. If the number is close to the specified value, you may need to verify this measurement with a higher bandwidth oscilloscope. | | Tx, Tmin-Pulse (5.0 GT/s) | 42152 | This test verifies that the minimum pulse width is no less than the specified value. An oscilloscope and probe with at least 13GHz bandwidth is recommended for accurate characterization of PCI-Express rise times less than 50ps. If the number is close to the specified value, you may need to verify this measurement with a higher bandwidth oscilloscope. | | Tx, Total uncorrelated PWJ (16.0 GT/s) | 4110 | This test verifies that the maximum total uncorrelated PWJ TTX-UPW-TJ is within the allowed range. This test required PWJ Clock pattern. | | Tx, Total uncorrelated PWJ (2.5 GT/s) | 1102 | This test verifies that the maximum total uncorrelated PWJ TTX-UPW-TJ is within the allowed range. | | Tx, Total uncorrelated PWJ (5.0 GT/s) | 2102 | This test verifies that the maximum total uncorrelated PWJ TTX-UPW-TJ is within the allowed range. | | Tx, Total uncorrelated PWJ (8.0 GT/s) | 43110 | This test verifies that the maximum total uncorrelated PWJ TTX-UPW-TJ is within the allowed range. | | Tx, Total uncorrelated PWJ (8.0 GT/s) | 3110 | This test verifies that the maximum total uncorrelated PWJ TTX-UPW-TJ is within the allowed range. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Tx, Uncorrelated deterministic jitter (16.0 GT/s) | 4100 | This test verifies that the maximum uncorrelated deterministic jitter TTX-UDJDD is within the allowed range. | | Tx, Uncorrelated deterministic jitter (2.5 GT/s) | 1101 | This test verifies that the maximum uncorrelated deterministic jitter TTX-UDJDD is within the allowed range. | | Tx, Uncorrelated deterministic jitter (5.0 GT/s) | 2000 | This test verifies that the maximum uncorrelated deterministic jitter TTX-UDJDD is within the allowed range. | | Tx, Uncorrelated deterministic jitter (8.0 GT/s) | 43100 | This test verifies that the maximum uncorrelated deterministic jitter TTX-UDJDD is within the allowed range. | | Tx, Uncorrelated deterministic jitter (8.0 GT/s) | 3100 | This test verifies that the maximum uncorrelated deterministic jitter TTX-UDJDD is within the allowed range. | | Tx, Uncorrelated total jitter (16.0 GT/s) | 4090 | This test verifies that the maximum uncorrelated total jitter TTX-UTJ is within the allowed range. | | Tx, Uncorrelated total jitter (2.5 GT/s) | 1090 | This test verifies that the maximum uncorrelated total jitter TTX-UTJ is within the allowed range. | | Tx, Uncorrelated total jitter (5.0 GT/s) | 2090 | This test verifies that the maximum uncorrelated total jitter TTX-UTJ is within the allowed range. | | Tx, Uncorrelated total jitter (8.0 GT/s) | 3090 | This test verifies that the maximum uncorrelated total jitter TTX-UTJ is within the allowed range. | | Tx, Uncorrelated total jitter (8.0 GT/s) | 43090 | This test verifies that the maximum uncorrelated total jitter TTX-UTJ is within the allowed range. | | Tx, Unit Interval (2.5 GT/s) | 1 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. | | Tx, Unit Interval (2.5 GT/s) | 1100 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. | | Tx, Unit Interval (2.5 GT/s) | 2101 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. | | Tx, Unit Interval (5.0 GT/s) | 2100 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. | | Tx, Unit interval (16.0 GT/s) | 4000 | The purpose of this test is to verify that the unit interval measured at the transmitter Tx is within the conformance limits specified in Table 4-19 of the PCI Express Base Specification. | | Tx, Unit interval (8.0 GT/s) | 3000 | The purpose of this test is to verify that the unit interval measured at the transmitter Tx is within the conformance limits specified in Table 4-19 of the PCI Express Base Specification. | | U.2 EndPoint Tests - SigTest (2.5 GT/s) | 5010 | Workshop Compliance Mode Tests | | U.2 EndPoint Tests - SigTest (5.0 GT/s)<br>-3.5dB | 5012 | Workshop Compliance Mode Tests | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | U.2 EndPoint Tests - SigTest (5.0 GT/s)<br>-6.0dB | 5014 | Workshop Compliance Mode Tests | | U.2 EndPoint Tests - SigTest (8.0 GT/s) | 5016 | Workshop Compliance Mode Tests | | U.2 EndPoint Tests, Eye-Width (2.5 GT/s) | 18005 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | U.2 EndPoint Tests, Eye-Width (8.0 GT/s) | 38004 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] -[TJ at BER -12]. | | U.2 EndPoint Tests, Eye-Width -3.5dB with crosstalk (5.0 GT/s) | 28008 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [TJ at BER-12]. | | U.2 EndPoint Tests, Eye-Width -3.5dB without crosstalk (5.0 GT/s) | 28016 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [TJ at BER-12]. | | U.2 EndPoint Tests, Eye-Width -6.0dB with crosstalk (5.0 GT/s) | 28012 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | U.2 EndPoint Tests, Eye-Width -6.0dB without crosstalk (5.0 GT/s) | 28020 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | U.2 EndPoint Tests, Maximum Deterministic Jitter -3.5dB with crosstalk (5.0 GT/s) | 28010 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Maximum<br>Deterministic Jitter -3.5dB without<br>crosstalk (5.0 GT/s) | 28018 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Maximum Deterministic Jitter -6.0dB with crosstalk (5.0 GT/s) | 28014 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Maximum Deterministic Jitter -6.0dB without crosstalk (5.0 GT/s) | 28022 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Median to Max<br>Jitter (2.5 GT/s) | 18002 | This test measures the maximum time between the jitter median and maximum deviation from the median. The specified and measured values are shown in picoseconds here. | | U.2 EndPoint Tests, Peak Differential<br>Output Voltage (Non Transition)(2.5<br>GT/s) | 18004 | This test verifies that the Peak Differential Output Voltage for non transition bits is within the allowed range. | | U.2 EndPoint Tests, Peak Differential<br>Output Voltage (Non Transition)(8.0<br>GT/s) | 38003 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------------|--------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | U.2 EndPoint Tests, Peak Differential<br>Output Voltage (Transition)(2.5 GT/s) | 18003 | This test verifies that the Peak Differential Output Voltage for transition bits is within the allowed range. | | U.2 EndPoint Tests, Peak Differential<br>Output Voltage (Transition)(8.0 GT/s) | 38002 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | U.2 EndPoint Tests, Peak Differential<br>Output Voltage -3.5dB (Non<br>Transition)(5.0 GT/s) | 28003 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | U.2 EndPoint Tests, Peak Differential<br>Output Voltage -3.5dB (Transition)(5.0<br>GT/s) | 28002 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | U.2 EndPoint Tests, Peak Differential<br>Output Voltage -6.0dB (Non<br>Transition)(5.0 GT/s) | 28007 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | U.2 EndPoint Tests, Peak Differential<br>Output Voltage -6.0dB (Transition)(5.0<br>GT/s) | 28006 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | U.2 EndPoint Tests, RMS Random Jitter<br>-3.5dB with crosstalk (5.0 GT/s) | 28009 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | U.2 EndPoint Tests, RMS Random Jitter<br>-3.5dB without crosstalk (5.0 GT/s) | 28017 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | U.2 EndPoint Tests, RMS Random Jitter<br>-6.0dB with crosstalk (5.0 GT/s) | 28013 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | U.2 EndPoint Tests, RMS Random Jitter<br>-6.0dB without crosstalk (5.0 GT/s) | 28021 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | U.2 EndPoint Tests, Template Tests (2.5 GT/s) | 18001 | U.2 Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Template Tests (8.0 GT/s) | 38001 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements specified in table 4-11 of section 4.8.3 of the PCI Express Card Electromechanical Specification (CEM) Rev 2.0, as measured at the card edge-fingers. | | U.2 EndPoint Tests, Template Tests<br>-3.5dB (5.0 GT/s) | 28001 | U.2 Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Template Tests<br>-6.0dB (5.0 GT/s) | 28005 | U.2 Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Total Jitter at<br>BER-12 -3.5dB with crosstalk (5.0<br>GT/s) | 28011 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | U.2 EndPoint Tests, Total Jitter at<br>BER-12 -3.5dB without crosstalk (5.0<br>GT/s) | 28019 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Total Jitter at<br>BER-12 -6.0dB with crosstalk (5.0<br>GT/s) | 28015 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Total Jitter at<br>BER-12 -6.0dB without crosstalk (5.0<br>GT/s) | 28023 | Add-in cards must meet the Add-in Card Transmitter Path Compliance Eye Requirements. | | U.2 EndPoint Tests, Unit Interval (2.5 GT/s) | 18000 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | U.2 EndPoint Tests, Unit Interval (8.0 GT/s) | 38000 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | U.2 EndPoint Tests, Unit Interval -3.5dB (5.0 GT/s) | 28000 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | U.2 EndPoint Tests, Unit Interval -6.0dB (5.0 GT/s) | 28004 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | U.2 RootComplex Tests - SigTest (2.5 GT/s) | 5020 | Workshop Compliance Mode Tests | | U.2 RootComplex Tests - SigTest (5.0 GT/s) | 5022 | Workshop Compliance Mode Tests | | U.2 RootComplex Tests - SigTest (8.0 GT/s) | 5024 | Workshop Compliance Mode Tests | | U.2 RootComplex Tests, Total Jitter at BER-12 with crosstalk (5.0 GT/s) | 27007 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements. | | U.2 RootComplex Tests, Total Jitter at BER-12 without crosstalk (5.0 GT/s) | 27011 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements. | | U.2 RootComplex Tests, Eye-Width (2.5 GT/s) | 17005 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | U.2 RootComplex Tests, Eye-Width (8.0 GT/s) | 37004 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] -[TJ at BER -12]. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|--------|----------------------------------------------------------------------------------------------------------------------------------------| | U.2 RootComplex Tests, Eye-Width with crosstalk (5.0 GT/s) | 27004 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | U.2 RootComplex Tests, Eye-Width without crosstalk (5.0 GT/s) | 27008 | This test measures the eye-width of the compliance eye. The eye-width is computed as the [mean unit interval] - [peak-to-peak jitter]. | | U.2 RootComplex Tests, Maximum<br>Deterministic Jitter with crosstalk (5.0<br>GT/s) | 27006 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements. | | U.2 RootComplex Tests, Maximum<br>Deterministic Jitter without crosstalk<br>(5.0 GT/s) | 27010 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements. | | U.2 RootComplex Tests, Median to Max<br>Jitter (2.5 GT/s) | 17002 | This test measures the maximum time between the jitter median and maximum deviation from the median. | | U.2 RootComplex Tests, Peak Differential Output Voltage (Non Transition)(2.5 GT/s) | 17004 | This test verifies that the Peak Differential Output Voltage for non transition bits is within the allowed range. | | U.2 RootComplex Tests, Peak<br>Differential Output Voltage (Non<br>Transition)(5.0 GT/s) | 27003 | This test verifies that the Differential Peak Differential Output Voltage is within the allowed range. | | U.2 RootComplex Tests, Peak Differential Output Voltage (Non Transition)(8.0 GT/s) | 37003 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | U.2 RootComplex Tests, Peak<br>Differential Output Voltage<br>(Transition)(2.5 GT/s) | 17003 | This test verifies that the Peak Differential Output Voltage for transition bits is within the allowed range. | | U.2 RootComplex Tests, Peak<br>Differential Output Voltage<br>(Transition)(5.0 GT/s) | 27002 | This test verifies that the Differential Peak Differential Output Voltage is within the allowed range. | | U.2 RootComplex Tests, Peak<br>Differential Output Voltage<br>(Transition)(8.0 GT/s) | 37002 | This test verifies that the Peak Differential Output Voltage is within the allowed range. | | U.2 RootComplex Tests, RMS Random<br>Jitter with crosstalk (5.0 GT/s) | 27005 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | U.2 RootComplex Tests, RMS Random<br>Jitter without crosstalk (5.0 GT/s) | 27009 | The RJ(rms) range is NOT specified for this test point. It is provided here as informative data only. | | U.2 RootComplex Tests, Template Tests (2.5 GT/s) | 17001 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements. | | U.2 RootComplex Tests, Template Tests (5.0 GT/s) | 27001 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------|--------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | U.2 RootComplex Tests, Template Tests (8.0 GT/s) | 37001 | System boards must meet the System Board Transmitter Path Compliance Eye Requirements specified in table 4-19 of section 4.8.9 of the PCI Express Card Electromechanical Specification (CEM) Rev 2.0, as measured at the card edge-fingers. | | U.2 RootComplex Tests, Unit Interval<br>(2.5 GT/s) | 17000 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | U.2 RootComplex Tests, Unit Interval<br>(5.0 GT/s) | 27000 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | | U.2 RootComplex Tests, Unit Interval<br>(8.0 GT/s) | 37000 | A recovered TX UI is calculated over 3500 consecutive unit intervals of sample data. The mean recovered TX UI is reported here. The UI range is NOT specified for this test point. It is provided here as informative data only. | ## 4 Instruments The following table shows the instruments used by this application. The name is required by various remote interface methods. - Instrument Name The name to use as a parameter in remote interface commands. - Description The description of the instrument. For example, if an application uses an oscilloscope and a pulse generator, then you would expect to see something like this in the table below: Table 5 Example Instrument Information | Name | Description | |-------|-------------------------------------------| | scope | The primary oscilloscope. | | Pulse | The pulse generator used for Gen 2 tests. | and you would be able to remotely control an instrument using: ``` queryOptions.Timeout = [timeout]; remoteAte.SendScpiQuery(queryOptions); ``` Here are the actual instrument names used by this application: NOTE The file, "InstrumentInfo.txt", which may be found in the same directory as this help file, contains all of the information found in the table below in a format suitable for parsing. Table 6 Instrument Names | Instrument Name | Description | |-----------------|--------------------------| | scope | The primary oscilloscope | | Infiniium | Infiniium | | N4903B | N4903B | | 81150A | 81150A | | PFAGenerator | PFAGenerator | ## Index ``` C configuration variables and values, 9 copyright, 2 IDs and names of tests, 27 instrument names, 63 N names and IDs of tests, 27 names of instruments, 63 notices, 2 P programming, introduction to, 7 R Remote Programming Toolkit, 8 T test names and IDs, 27 ٧ variables and values, configuration, 9 W warranty, 2 ``` Index