# **Keysight D9040DPPC DisplayPort Compliance Test Application** ### **Notices** © Keysight Technologies, Inc. 2008-2023 No part of this manual may be reproduced in any form or by any means (including electronic storage and retrieval or translation into a foreign language) without prior agreement and written consent from Keysight Technologies, Inc. as governed by United States and international copyright laws. #### Revision Version 4.5.0.0 #### **Edition** August 18, 2023 Available in electronic format only Published by: Keysight Technologies, Inc. 1900 Garden of the Gods Road Colorado Springs, CO 80907 USA #### Warranty The material contained in this document is provided "as is," and is subject to being changed, without notice, in future editions. Further, to the maximum extent permitted by applicable law, Keysight disclaims all warranties, either express or implied, with regard to this manual and any information contained herein, including but not limited to the implied warranties of merchantability and fitness for a particular purpose. Keysight shall not be liable for errors or for incidental or consequential damages in connection with the furnishing, use, or performance of this document or of any information contained herein. Should Keysight and the user have a separate written agreement with warranty terms covering the material in this document that conflict with these terms, the warranty terms in the separate agreement shall control. ### **Technology License** The hardware and/or software described in this document are furnished under a license and may be used or copied only in accordance with the terms of such license. #### **U.S. Government Rights** The Software is "commercial computer software," as defined by Federal Acquisition Regulation ("FAR") 2.101. Pursuant to FAR 12.212 and 27.405-3 and Department of Defense FAR Supplement ("DFARS") 227.7202, the U.S. government acquires commercial computer software under the same terms by which the software is customarily provided to the public. Accordingly, Keysight provides the Software to U.S. government customers under its standard commercial license, which is embodied in its End User License Agreement (EULA), a copy of which can be found at www.keysight.com/find/sweula. The license set forth in the EULA represents the exclusive authority by which the U.S. government may use, modify, distribute, or disclose the Software. The EULA and the license set forth therein, does not require or permit, among other things, that Keysight: (1) Furnish technical information related to commercial computer software or commercial computer software documentation that is not customarily provided to the public; or (2) Relinquish to, or otherwise provide, the government rights in excess of these rights customarily provided to the public to use, modify, reproduce, release, perform, display, or disclose commercial computer software or commercial computer software documentation. No additional government requirements beyond those set forth in the EULA shall apply, except to the extent that those terms, rights, or licenses are explicitly required from all providers of commercial computer software pursuant to the FAR and the DFARS and are set forth specifically in writing elsewhere in the EULA. Keysight shall be under no obligation to update, revise or otherwise modify the Software. With respect to any technical data as defined by FAR 2.101, pursuant to FAR 12.211 and 27.404.2 and DFARS 227.7102, the U.S. government acquires no greater than Limited Rights as defined in FAR 27.401 or DFAR 227.7103-5 (c), as applicable in any technical data. #### **Safety Notices** #### CAUTION A CAUTION notice denotes a hazard. It calls attention to an operating procedure, practice, or the like that, if not correctly performed or adhered to, could result in damage to the product or loss of important data. Do not proceed beyond a CAUTION notice until the indicated conditions are fully understood and met. #### WARNING A WARNING notice denotes a hazard. It calls attention to an operating procedure, practice, or the like that, if not correctly performed or adhered to, could result in personal injury or death. Do not proceed beyond a WARNING notice until the indicated conditions are fully understood and met. #### In This Book This book is your guide to programming the Keysight Technologies D9040DPPC DisplayPort Compliance Test Application. - Chapter 1, "Introduction to Programming," starting on page 7, describes compliance application programming basics. - Chapter 2, "Configuration Variables and Values," starting on page 9, Chapter 3, "Test Names and IDs," starting on page 79, and Chapter 4, "Instruments," starting on page 183 provide information specific to programming the D9040DPPC DisplayPort Compliance Test Application. #### How to Use This Book Programmers who are new to compliance application programming should read all of the chapters in order. Programmers who are already familiar with this may review chapters 2, 3, and 4 for changes. # Contents In This Book / 3 1 Introduction to Programming Remote Programming Toolkit / 8 - 2 Configuration Variables and Values - 3 Test Names and IDs - 4 Instruments Index # 1 Introduction to Programming Remote Programming Toolkit / 8 This chapter introduces the basics for remote programming a compliance/test application. The programming commands provide the means of remote control. Basic operations that you can do remotely with a computer and a compliance/test app running on an oscilloscope include: - Launching and closing the application. - Configuring the options. - · Running tests. - Getting results. - · Controlling when and were dialogs get displayed - · Saving and loading projects. You can accomplish other tasks by combining these functions. ## Remote Programming Toolkit The majority of remote interface features are common across all the Keysight Technologies, Inc. family of compliance/test applications. Information on those features is provided in the N5452A Compliance Application Remote Programming Toolkit available for download from Keysight here: <a href="https://www.keysight.com/find/rpi">www.keysight.com/find/rpi</a>. The D9040DPPC DisplayPort Compliance Test Application uses Remote Interface Revision 7.20. The help files provided with the toolkit indicate which features are supported in this version. In the toolkit, various documents refer to "application-specific configuration variables, test information, and instrument information". These are provided in Chapters 2, 3, and 4 of this document, and are also available directly from the application's user interface when the remote interface is enabled (View>Preferences::Remote tab::Show remote interface hints). See the toolkit for more information. # 2 Configuration Variables and Values The following table contains a description of each of the D9040DPPC DisplayPort Compliance Test Application options that you may query or set remotely using the appropriate remote interface method. The columns contain this information: - GUI Location Describes which graphical user interface tab contains the control used to change the value. - Label Describes which graphical user interface control is used to change the value. - · Variable The name to use with the SetConfig method. - Values The values to use with the SetConfig method. - Description The purpose or function of the variable. For example, if the graphical user interface contains this control on the **Set Up** tab: Enable Advanced Features then you would expect to see something like this in the table below: Table 1 Example Configuration Variables and Values | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------|----------------|-------------|-------------------------------------| | Set Up | Enable Advanced<br>Features | EnableAdvanced | True, False | Enables a set of optional features. | and you would set the variable remotely using: ``` ARSL syntax ------ arsl -a ipaddress -c "SetConfig 'EnableAdvanced' 'True'" C# syntax ``` ----- remoteAte.SetConfig("EnableAdvanced", "True"); Here are the actual configuration variables and values used by this application: NOTE Some of the values presented in the table below may not be available in certain configurations. Always perform a "test run" of your remote script using the application's graphical user interface to ensure the combinations of values in your program are valid. NOTE The file, "ConfigInfo.txt", which may be found in the same directory as this help file, contains all of the information found in the table below in a format suitable for parsing. Table 2 Configuration Variables and Values | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------|-----------------|-----------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | AC Common Mode<br>Cutoff Frequency | CutOffFrequency | (Accepts<br>user-defined text),<br>1000 MHz, 500<br>MHz, 50 MHz | Set the 3dB cutoff frequency of the filter used for AC Common Mode Tests. This configuration only applicable when the [Filter] configuration variable is set to either [High Pass Filter] or [Low Pass Filter]. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | AC Common Mode<br>Edges | ACCommonEdge | (Accepts<br>user-defined text),<br>100, 1000, 10000,<br>100000 | Set the number of edges<br>measured for the AC common<br>mode test. | | Configure | AC Common Mode<br>Filter | Filter | None,<br>HighPassFilter,<br>LowPassFilter | Select the filter used for AC Common Mode Tests, either a high pass filter, low pass filter or no filter is applied on the signal before AC common mode measurement. Note: Interpolation will be turned off if either high pass filter or low pass filter is selected. | | Configure | AC Gain (CTLE With<br>AC Gain) - HBR2<br>(dB) | ACGainCTLE_HBR2 | (Accepts<br>user-defined text),<br>3.5 | Set the AC gain of the CTLE with AC gain (USB 3.1) used for HBR2 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: dB. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | AC Gain (CTLE With<br>AC Gain) - HBR2 No<br>Cable Model (dB) | ACGainCTLE_HBR2NoCable | (Accepts<br>user-defined text),<br>3.5 | Set the AC gain of the CTLE with AC gain (USB 3.1) used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: dB. | | Configure | AC Gain (CTLE With<br>AC Gain) - HBR3<br>(dB) | ACGainCTLE_HBR3 | (Accepts<br>user-defined text),<br>3.5 | Set the AC gain of the CTLE with AC gain (USB 3.1) used for HBR3 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: dB. | | Configure | AC Gain (CTLE With<br>AC Gain) - HBR3 No<br>Cable Model (dB) | ACGainCTLE_HBR3NoCable | (Accepts<br>user-defined text),<br>3.5 | Set the AC gain of the CTLE with AC gain (USB 3.1) used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: dB. | | Configure | AUX Channel Filter | AUXFilterType | Auto, None,<br>LowPassFilter,<br>HighPassFilter,<br>BandPassFilter | Select the filter used for AUX Channel Eye Tests. For [Auto], band pass filter will be used for DisplayPort 1.4a, DPoC 1.4a and later test specification while no filter will be used for test specification earlier than DisplayPort 1.4a and DPoC 1.4a. | | Configure | AUX Channel Filter<br>Order | AUXFilterOrder | 1, 2, 3 | Select the filter order used for AUX Channel Eye Tests. | | Configure | AUX Channel High<br>Pass Filter Cutoff<br>Frequency | AUXHighPassFilterCutOffFre quency | (Accepts<br>user-defined text),<br>1000 kHz, 500 kHz,<br>400 kHz, 300 kHz,<br>200 kHz, 100 kHz,<br>50 kHz | Set the 3dB cutoff frequency of the high pass filter used for AUX Channel Eye Tests. This configuration only applicable when the [Filter] configuration variable is set to either [High Pass Filter] or [Band Pass Filter]. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------|--------------------------|---------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | AUX Channel Idle<br>DC Offset | AUXIdleDCOffset | True, False | Select whether or not to remove<br>the AUX channel idle DC offset for<br>AUX Channel Tests. | | Configure | AUX Channel Low<br>Pass Filter Cutoff<br>Frequency | AUXFilterCutOffFrequency | (Accepts<br>user-defined text),<br>1000 MHz, 500<br>MHz, 400 MHz, 300<br>MHz, 200 MHz, 100<br>MHz | Set the 3dB cutoff frequency of the low pass filter used for AUX Channel Eye Tests. This configuration only applicable when the [Filter] configuration variable is set to either [Low Pass Filter] or [Band Pass Filter]. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | AUX Channel Traffic<br>Decode Count | AUXTrafficDecodeCount | (Accepts<br>user-defined text),<br>10, 20, 50, 100,<br>200, 500, 1000 | Set the total amount of AUX Channel traffic required for AUX Channel Sensitivity Test. This configuration only applicable when the [Test Method] configuration variable is set to oscilloscope decode method [Scope Method]. | | Configure | AUX Channel Traffic<br>Prompt | PromptForAUXTraffic | true, false | Select whether or not to prompt<br>the user to initiate AUX Channel<br>traffic for AUX Channel Tests. | | Configure | AUX Channel<br>Voltage Swing<br>Maximum Limit (V) | AUXSensitivityMaxVSwing | (Accepts<br>user-defined text),<br>0.28, 0.26 | Set the calibrated AUX Channel voltage swing maximum limit for AUX Channel Calibration Test. Unit: V. | | Configure | AUX Channel<br>Voltage Swing<br>Minimum Limit (V) | AUXSensitivityMinVSwing | (Accepts<br>user-defined text),<br>0.28, 0.24 | Set the calibrated AUX Channel voltage swing minimum limit for AUX Channel Calibration Test. Unit: V. | | Configure | Bandwidth<br>Correction Mode | BandwidthCorrectionMode | True, False | Select whether to apply correction to the bandwidth of the second order PLL clock recovery. This configuration only applicable when the [Clock Recovery Order] configuration variable is set to second order PLL clock recovery. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------|----------------------|------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Bandwidth<br>Reduction | bwreduction | STAND, AUTO,<br>MAX, 4E9, 6E9,<br>8E9, 13E9, 16E9,<br>20E9, 32E9 | Set the acquisition bandwidth reduction of the oscilloscope. This configuration is only available when either Enhance Bandwidth or Noise Reduction option is installed on the oscilloscope. For [Standard], 13GHz acquisition bandwidth reduction is set for RBR, HBR, HBR2 while 16GHz acquisition bandwidth reduction is set for HBR3. For [Automatic], no bandwidth reduction. | | Configure | CTLE Model - HBR2 | CTLEModelHBR2 | Normal, USB3.1 | Select the CTLE model used for HBR2 tests with cable model at TP3_EQ test point. This configuration only applicable for DP 1.4 and above Test Specification. | | Configure | CTLE Model - HBR2<br>No Cable Model | CTLEModelHBR2NoCable | Normal, USB3.1 | Select the CTLE model used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable for DP 1.4 and above Test Specification. | | Configure | CTLE Model - HBR3 | CTLEModelHBR3 | Normal, USB3.1 | Select the CTLE model used for HBR3 tests with cable model at TP3_EQ test point. This configuration only applicable for DP 1.4 and above Test Specification. | | Configure | CTLE Model - HBR3<br>No Cable Model | CTLEModelHBR3NoCable | Normal, USB3.1 | Select the CTLE model used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable for DP 1.4 and above Test Specification. | | Configure | Cable Construction | CableConstruction | CAT1, CAT2, Hybrid | Select the Cable Construction used. | | Configure | Cable Equalizer | CableEqualizater | Off, 2, 5, 10,<br>Manual | Selects the Type of Equalizer of the cable test. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------------------------|-------------------|-----------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Cable Mask | CableMask | TP2, TP3 | Selects the type of mask to use<br>for the eye test. (TP2 for Source;<br>TP3 for Sink) | | Configure | Cable Mask<br>Movement | CableMaskMovement | Fixed, FindPass,<br>FindMargin | This field contains 3 options. (1) Find Passing Mode will automatically search +/-0.5UI horizontally until no violation occurs, (2) Fixed Mask will not be moving, it only report Pass or Fail upon test, (3) Find Biggest Margin will search +/-0.5UI horizontally to find the maximum margin of non-violation mask. | | Configure | Cable Model<br>Embedding | CableEmbedding | True, False | Select whether to include cable model embedding when running tests at TP3_EQ test point. This configuration only applicable when the [Custom Transfer Function] configuration variable is set to [False]. | | Configure | Cable Model Type | CableModelType | Auto, Standard<br>DP/mDP, USB<br>Type-C | Select the type of cable model to be embedded when running tests at TP3_EQ test point. This configuration is only applicable when the [Custom Transfer Function] configuration variable is set to [False] and the [Cable Model Embedding] configuration variable is set to [True]. For [Auto], the cable model will be selected based on the connector type. | | Configure | Clock Recovery<br>Damping Factor -<br>HBR2 (Second<br>Order PLL Only) | DampingFactorHBR2 | (Accepts<br>user-defined text),<br>1.0, 1.43, 1.51, 1.6,<br>N/A | Set the damping factor used in<br>the second order PLL to recover<br>the clock for HBR2. This<br>configuration only applicable<br>when the [Clock Recovery Order]<br>configuration variable is set to<br>second order PLL clock recovery. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------------------------------|----------------------------------------|-----------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Clock Recovery<br>Damping Factor -<br>HBR25 (Second<br>Order PLL Only) | DampingFactorHBR25 | (Accepts<br>user-defined text),<br>1.0, 1.43, 1.51, 1.6,<br>N/A | Set the damping factor used in the second order PLL to recover the clock for HBR25. This configuration only applicable when the [Clock Recovery Order] configuration variable is set to second order PLL clock recovery. | | Configure | Clock Recovery<br>Damping Factor -<br>HBR3 (Second<br>Order PLL Only) | DampingFactor_HBR3 | (Accepts<br>user-defined text),<br>1.0, 1.43, 1.51, 1.6,<br>N/A | Set the damping factor used in<br>the second order PLL to recover<br>the clock for HBR3. This<br>configuration only applicable<br>when the [Clock Recovery Order]<br>configuration variable is set to<br>second order PLL clock recovery. | | Configure | Clock Recovery<br>Damping Factor -<br>RBR/HBR (Second<br>Order PLL Only) | DampingFactor | (Accepts<br>user-defined text),<br>1.43, 1.51, 1.6, N/A | Set the damping factor used in the second order PLL to recover the clock for RBR and HBR. This configuration only applicable when the [Clock Recovery Order] configuration variable is set to second order PLL clock recovery. | | Configure | Clock Recovery<br>Filter | AUXClockRecoveryFilter | true, false | Select whether or not to apply low pass filter on the AUX Channel signal before recover the clock signal. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(Arbitrary Pattern) -<br>HBR2 | CRUBandWidthArbitraryPatt<br>ern_HBR2 | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when Arbitrary Pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(Arbitrary Pattern) -<br>HBR25 | CRUBandWidthArbitraryPatt<br>ern_HBR25 | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when Arbitrary Pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(Arbitrary Pattern) -<br>HBR3 | CRUBandWidthArbitraryPatt<br>ern_HBR3 | (Accepts<br>user-defined text),<br>30 MHz, 15 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when Arbitrary Pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------------------|--------------------------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Clock Recovery<br>Loop Bandwidth<br>(Arbitrary Pattern)-<br>HBR | CRUBandWidthArbitraryPatt<br>ern_HBR | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when Arbitrary Pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(Arbitrary Pattern)-<br>RBR | CRUBandWidthArbitraryPatt<br>ern_RBR | (Accepts<br>user-defined text),<br>10.8 MHz, 5.4 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when Arbitrary Pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(D10.2) - HBR | CRUBandWidthHighBitRate | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when D10.2 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(D10.2) - HBR2 | CRUBandWidthHBR2 | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when D10.2 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(D10.2) - HBR25 | CRUBandWidthHBR25 | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when D10.2 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(D10.2) - HBR3 | CRUBandWidth_HBR3 | (Accepts<br>user-defined text),<br>30 MHz, 15 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when D10.2 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(D10.2) - RBR | CRUBandWidthLowBitRate | (Accepts<br>user-defined text),<br>10.8 MHz, 5.4 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when D10.2 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------------|-------------------------------|---------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Clock Recovery<br>Loop Bandwidth<br>(HBR2CPAT) -<br>HBR2 | CRUBandWidthHBR2CPATH<br>BR2 | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when HBR2CPAT pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(HBR2CPAT) -<br>HBR25 | CRUBandWidthHBR2CPATH<br>BR25 | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when HBR2CPAT pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(HBR2CPAT) -<br>HBR3 | CRUBandWidthHBR2CPAT_<br>HBR3 | (Accepts<br>user-defined text),<br>30 MHz, 15 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when HBR2CPAT pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(PRBS 7) - HBR | CRUBandWidthPRBS7High | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when PRBS 7 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(PRBS 7) - HBR2 | CRUBandWidthPRBS7HBR2 | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when PRBS 7 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(PRBS 7) - HBR25 | CRUBandWidthPRBS7HBR2<br>5 | (Accepts<br>user-defined text),<br>20 MHz, 10 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when PRBS 7 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery<br>Loop Bandwidth<br>(PRBS 7) - HBR3 | CRUBandWidthPRBS7_HBR 3 | (Accepts<br>user-defined text),<br>30 MHz, 15 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when PRBS 7 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------------------------|---------------------------------|------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Clock Recovery<br>Loop Bandwidth<br>(PRBS 7) - RBR | CRUBandWidthPRBS7LowBi<br>tRate | (Accepts<br>user-defined text),<br>10.8 MHz, 5.4 MHz | Set the 3 dB bandwidth of the loop filter used by the PLL when PRBS 7 pattern is used. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Clock Recovery Method (Low Frequency Uncorrelated Deterministic Jitter) | UDJ_LF_ClockRecoveryMeth<br>od | ConstantClock,<br>Auto | Select the clock recovery method used for Low Frequency Uncorrelated Deterministic Jitter Test. For [Auto] mode, the clock recovery method defined in Clock Recovery Settings will be used. | | Configure | Clock Recovery<br>Order | ClockRecoveryOrder | 1st, 2nd | Select the clock recovery order to either first order PLL clock recovery method or second order PLL clock rcovery method to recover the clock from the data. | | Configure | Custom Eye Mask | CustomEyeMask | False, True | Select to enable or disable the use of custom eye mask for Eye Diagram Test and Eye Diagram Test (TP3_EQ). | | Configure | Custom Transfer<br>Function | CustomTransferFunction | True, False | Select whether to use custom transfer function for embedding and de-embedding when running tests at TP3_EQ test point. The [Cable Model Embedding] and [Cable Model Type] configuration variables are not applicable if the [Custom Transfer Function] configuration variable is set to [True]. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Custom Transfer<br>Function File Name | CustomTFFileName | (Accepts user-defined text), CustomEmbedded | Set the custom transfer function file name for embedding and de-embedding when running tests at TP3_EQ test point. This configuration only applicable when the [Custom Transfer Function] configuration variable is set to [True]. The custom transfer function file must located at the following directory: C:\ Program Files\Keysight\ Infiniium\Apps\DisplayPortTest\ app\config\TransferFunction\ RBR_HBR_HBR2\Custom\ and C:\Program Files\Keysight\ Infiniium\Apps\DisplayPortTest\ app\config\TransferFunction\ HBR3\Custom\. | | Configure | DC Gain (CTLE With<br>AC Gain) - HBR2<br>(dB) | DCGainCTLE_HBR2 | (Accepts<br>user-defined text),<br>0 | Set the DC gain of the CTLE with AC gain (USB 3.1) used for HBR2 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: dB. | | Configure | DC Gain (CTLE With<br>AC Gain) - HBR2 No<br>Cable Model (dB) | DCGainCTLE_HBR2NoCable | (Accepts<br>user-defined text),<br>0 | Set the DC gain of the CTLE with AC gain (USB 3.1) used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: dB. | | Configure | DC Gain (CTLE With<br>AC Gain) - HBR3<br>(dB) | DCGainCTLE_HBR3 | (Accepts<br>user-defined text),<br>0, -1, -2, -3, -4, -5,<br>-6, -7, -8 | Set the DC gain of the CTLE with AC gain (USB 3.1) used for HBR3 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: dB. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|---------------------------------------------------------------|------------------------|-------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | DC Gain (CTLE With<br>AC Gain) - HBR3 No<br>Cable Model (dB) | DCGainCTLE_HBR3NoCable | (Accepts<br>user-defined text),<br>0, -1, -2, -3, -4, -5,<br>-6, -7, -8 | Set the DC gain of the CTLE with AC gain (USB 3.1) used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: dB. | | Configure | DC Gain (CTLE<br>Without AC Gain) -<br>HBR | GainHBR | (Accepts<br>user-defined text),<br>0.5, 1 | Set the DC gain of the 2/3 Poles CTLE used for HBR tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. | | Configure | DC Gain (CTLE<br>Without AC Gain) -<br>HBR No Cable<br>Model | GainHBRNoCable | (Accepts<br>user-defined text),<br>0.5, 1 | Set the DC gain of the 2/3 Poles CTLE used for HBR tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. | | Configure | DC Gain (CTLE<br>Without AC Gain) -<br>HBR2 | GainHBR2 | (Accepts<br>user-defined text),<br>0.5, 1 | Set the DC gain of the 2/3 Poles CTLE used for HBR2 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. | | Configure | DC Gain (CTLE<br>Without AC Gain) -<br>HBR2 No Cable<br>Model | GainHBR2NoCable | (Accepts<br>user-defined text),<br>0.5, 1 | Set the DC gain of the 2/3 Poles CTLE used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. | | Configure | DC Gain (CTLE<br>Without AC Gain) -<br>HBR25 | GainHBR25 | (Accepts<br>user-defined text),<br>0.5, 1 | Set the DC gain of the 2/3 Poles CTLE used for HBR25 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------------------|-----------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | DC Gain (CTLE<br>Without AC Gain) -<br>HBR25 No Cable<br>Model | GainHBR25NoCable | (Accepts<br>user-defined text),<br>0.5, 1 | Set the DC gain of the 2/3 Poles CTLE used for HBR25 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. | | Configure | DC Gain (CTLE<br>Without AC Gain) -<br>HBR3 | GainHBR3 | (Accepts<br>user-defined text),<br>0.5, 1 | Set the DC gain of the 2/3 Poles CTLE used for HBR3 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. | | Configure | DC Gain (CTLE<br>Without AC Gain) -<br>HBR3 No Cable<br>Model | GainHBR3NoCable | (Accepts<br>user-defined text),<br>0.5, 1 | Set the DC gain of the 2/3 Poles CTLE used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. | | Configure | DFE Eye Analysis<br>Method | DFE_EyeAnalysisMethod | Infiniium, VESA Eye<br>Test Tool | Select the DFE eye analysis<br>method to used when running<br>tests at TP3_EQ test point. | | Configure | DFE Setup - HBR2 | DFE_Setup_HBR2 | Auto, PartialAuto,<br>Manual | Select whether to automatically setup or manually setup the DFE for HBR2 when running tests at TP3_EQ test point. For [Auto], the Infiniium will perform optimization based on the eye width, minimum and maximum tap value. For [Partial Auto], the Infiniium will perform optimization based on the eye width, minimum and maximum tap value. Then, override the gain and delay. For [Manual], the user need to specify the tap value, upper target voltage, lower target voltage, gain and delay. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------|---------------------------------------|-------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | DFE Setup - HBR3 | DFE_Setup_HBR3 | Auto, PartialAuto,<br>Manual | Select whether to automatically setup or manually setup the DFE for HBR3 when running tests at TP3_DFE test point. For [Auto], the Infiniium will perform optimization based on the eye width, minimum and maximum tap value. For [Partial Auto], the Infiniium will perform optimization based on the eye width, minimum and maximum tap value. Then, override the gain and delay. For [Manual], the user need to specify the tap value, upper target voltage, lower target voltage, gain and delay. | | Configure | DFE State - HBR2 | DFE_State_HBR2 | true, false | Select whether to enable or disable the DFE for HBR2 when running tests at TP3_EQ test point. | | Configure | DFE State - HBR3 | DFE_State_HBR3 | true, false | Select whether to enable or disable the DFE for HBR3 when running tests at TP3_DFE test point. | | Configure | DFE VESA Eye Test<br>Tool Executable<br>Path | DFE_VESAEyeTestToolExecu<br>tablePath | (Accepts user-defined text), C:\Program Files\ VESA\DPEyeTest\ application\ DPEyeTest.exe | Set the path where the VESA Eye Test Tool executable file installed. This configuration only applicable when the [DFE Eye Analysis Method] configuration variable is set to [VESA Eye Test Tool]. | | Configure | De-Embed with<br>Delay | DeEmbedDelay | (Accepts<br>user-defined text),<br>True, False | Select whether to include or exclude delay for fixture de-embedding. | | Configure | Debug Info Logging | EnableDebugLogging | 0, 1 | This option enables/disables additional debug information logging during test run. This option is ONLY used for internal debugging purposes and should not be enable during normal test run. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------|-------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Decode Filter | AUXDecodeFilter | true, false | Select whether or not to apply filter before AUX Channel traffic decode for AUX Channel Sensitivity Test. | | Configure | Delay - HBR2 | DFE_Delay_HBR2 | (Accepts<br>user-defined text),<br>Auto, InfiniiumAuto,<br>0 | Set the delay to be used to amplify the eye back to the original size in the DFE equalizer for HBR2 when running tests at TP3_EQ test point. For [Auto], the DisplayPort application will set the delay to center the eye based on the histogram. For [Infiniium Auto], the Infiniium application will set the delay to center the eye. Unit: ps. | | Configure | Delay - HBR3 | DFE_Delay_HBR3 | (Accepts<br>user-defined text),<br>Auto, InfiniiumAuto,<br>0 | Set the delay to be used to amplify the eye back to the original size in the DFE equalizer for HBR3 when running tests at TP3_DFE test point. For [Auto], the DisplayPort application will set the delay to center the eye based on the histogram. For [Infiniium Auto], the Infiniium application will set the delay to center the eye. Unit: ps. | | Configure | Differential Vertical<br>Offset (mV) | FixedDifferentialVerticalOffs et | (Accepts<br>user-defined text),<br>0 | Set the fixed value used for the vertical offset of differential signal for RBR, HBR, HBR2 and HBR3. This configuration only applicable when the [Identical Vertical Scale Mode] configuration variable is set to [Fixed]. Unit: mV. | | Configure | Differential Vertical<br>Range (Level 0)<br>(mV) | FixedDifferentialVerticalRan<br>ge0 | (Accepts<br>user-defined text),<br>500, 560, 600 | Set the fixed value used for the vertical range of [Swing 0, Pre-emphasis 0] differential signal for RBR, HBR, HBR2 while only 90% of the fixed value is used for HBR3. This configuration only applicable when the [Identical Vertical Scale Mode] configuration variable is set to [Fixed]. Unit: mV. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------|--------------------------------------|-----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Differential Vertical<br>Range (Level 1)<br>(mV) | FixedDifferentialVerticalRan<br>ge1 | (Accepts<br>user-defined text),<br>700, 720, 800 | Set the fixed value used for the vertical range of [Swing 0, Pre-emphasis 1] or [Swing 1, Pre-emphasis 0] differential signal for RBR, HBR, HBR2 while only 90% of the fixed value is used for HBR3. This configuration only applicable when the [Identical Vertical Scale Mode] configuration variable is set to [Fixed]. Unit: mV. | | Configure | Differential Vertical<br>Range (Level 2)<br>(mV) | FixedDifferentialVerticalRan ge2 | (Accepts<br>user-defined text),<br>900, 960, 1000 | Set the fixed value used for the vertical range of [Swing 0, Pre-emphasis 2], [Swing 1, Pre-emphasis 1] or [Swing 2, Pre-emphasis 0] differential signal for RBR, HBR, HBR2 while only 90% of the fixed value is used for HBR3. This configuration only applicable when the [Identical Vertical Scale Mode] configuration variable is set to [Fixed]. Unit: mV. | | Configure | Differential Vertical<br>Range (Level 3)<br>(mV) | FixedDifferentialVerticalRan ge3 | (Accepts<br>user-defined text),<br>1300, 1400, 1500 | Set the fixed value used for the vertical range of [Swing 0, Pre-emphasis 3], [Swing 1, Pre-emphasis 2], [Swing 2, Pre-emphasis 1] or [Swing 3, Pre-emphasis 0] differential signal for RBR, HBR, HBR2 while only 90% of the fixed value is used for HBR3. This configuration only applicable when the [Identical Vertical Scale Mode] configuration variable is set to [Fixed]. Unit: mV. | | Configure | Dual Mode Clock<br>Frequency<br>Validation | DualModeClockFrequencyVa<br>lidation | true, false | Select to enable or disable clock frequency validation for Dual Mode Test. | | Configure | Dual Mode Clock<br>Jitter Multiplier | DMClkJitterMultiplier | AUTO, 1, 5 | Select the type of multiplier<br>method used in recover clock for<br>Dual Mode Clock Jitter Test. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------|--------------------------------|-----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------| | Configure | Dual Mode Clock<br>Jitter UI Count | DMClockJitterUlCount | (Accepts<br>user-defined text),<br>100000, 400000 | Set the number of UI required for Dual Mode Clock Jitter Test. | | Configure | Dual Mode Clock<br>Jitter Window<br>Offset | DMClockJitterWindowOffset | (Accepts<br>user-defined text),<br>0, 5, 10, 15, 20 | Set the vertical offset location used to measure Dual Mode Clock Jitter Test. The value must be in range from 0 to 20. Unit: mV. | | Configure | Dual Mode Duty<br>Cycle Edges | DMDutyCycleEdges | (Accepts<br>user-defined text),<br>1000, 10000 | Set the number of edges used for<br>Dual Mode TMDS Clock Duty<br>Cycle Test. | | Configure | Dual Mode Eye<br>Height Window End<br>(%) | DualModeEyeHeightEnd | 60, 70 | Set the ending point of eye<br>height measurement for Dual<br>Mode Test. Unit: %. | | Configure | Dual Mode Eye<br>Height Window<br>Start (%) | DualModeEyeHeightStart | 40, 30 | Set the ending point of eye<br>height measurement for Dual<br>Mode Test. Unit: %. | | Configure | Dual Mode Mask<br>File | DualModeMaskFile | Auto, Custom,<br>Above 165 Mhz,<br>Below 165 Mhz | Select the mask file being used for Dual Mode Eye Diagram Test. | | Configure | Dual Mode<br>Software Clock<br>Recovery | DMClockRecovery | First, Second | Select the order of Software<br>Clock Recovery for Dual Mode<br>Tests. | | Configure | Dual Mode<br>Threshold Mode | DMThresholdMode | Min Max, Top Base,<br>Absolute Zero | Select the threshold mode for<br>Dual Mode Tests, either by<br>VMax/VMin, VTop/VBase or fixed<br>at absolute zero. | | Configure | Edges Number<br>(Dual Mode Inter<br>Pair Skew Test) | DMInterPairSkewEdgesNum<br>ber | (Accepts<br>user-defined text),<br>1, 10, 100, 200 | Set the number of edges<br>measured for the Dual Mode Inter<br>Pair Skew Test. | | Configure | Edges Number<br>(Dual Mode Intra<br>Pair Skew Test) | DMIntraPairSkewEdgesNum<br>ber | (Accepts<br>user-defined text),<br>100, 1000 | Set the number of edges<br>measured for the Dual Mode Intra<br>Pair Skew Test. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------|--------------------|-----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Exclude Random<br>Jitter and Noise<br>Derate (TP3_EQ) | ExcludeRandomNoise | False, True | Select to include or exclude random jitter and noise derate of the eye mask used in Eye Diagram Test (TP3_EQ). This configuration only applicable when the [Eye Mask Type (TP3_EQ)] configuration variable is set to [Dynamic]. For [False], random jitter and noise derate will be included in the eye mask generation. For [True], random jitter and noise derate will be excluded in the eye mask generation. | | Configure | Expert Mode | ExpertMode | Off, On | Select to enable or disable the expert mode for looser pre-requisite checkers. | | Configure | External Scaling | ExternalScaling | Disable, Enable | Select to enable or disable probe external scaling. For [Disable], the probe system external scaling will be defaulted to Gain = 1.0:1 and Offset = 0.0 before start of each test. For [Enable], the probe system external scaling will be remain as the gain and offset set before the run. This configuration is only applicable when the [Connection Type] in Test Setup Dialog is set to [Single-Ended (A-B)]. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------|-------------------|---------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Eye Diagram<br>(TP3_EQ) UI | TP3EQEyeDiagramUI | (Accepts<br>user-defined text),<br>1, 10000, 50000,<br>100000, 256000,<br>500000, 1000000,<br>2000000,<br>10000000 | Set the number of UI measured for Eye Diagram Test (TP3_EQ). For [Auto], the DisplayPort application will set the number of edges based on Test Specification selected. Note: For Multiple Instances (Measurement Server) and Single Instances - Acquire or Measure, Report test execution, the maximum number of UI measured is limit to 2 million UIs for DisplayPort 1.4a, DPoC 1.4a and later test specification while 1 million UIs for test specification earlier than DisplayPort 1.4a and DPoC 1.4a. | | Configure | Eye Diagram UI | EyeDiagramEdge | (Accepts<br>user-defined text),<br>1, 10000, 50000,<br>100000, 256000,<br>500000, 10000000,<br>2000000,<br>10000000 | Set the number of UI measured for Eye Diagram Test. For [Auto], the DisplayPort application will set the number of edges based on Test Specification selected. Note: For Multiple Instances (Measurement Server) and Single Instances - Acquire or Measure, Report test execution, the maximum number of UI measured is limit to 2 million UIs for DisplayPort 1.4a, DPoC 1.4a and later test specification while 1 million UIs for test specification earlier than DisplayPort 1.4a and DPoC 1.4a. | | Configure | Eye Mask Center<br>Vertical Position | AUXEyeMaskCenter | 0 V, AutoOffset | Select the vertical position of the eye mask center for AUX Channel Tests. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------|------------------------------|----------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Eye Mask<br>Movement | EyeDiagramMaskMovement | Fixed, FindPass,<br>FindMargin,<br>AlignAndFindPass,<br>ManualAdjust | Select the eye mask movement type in Eye Diagram Test and Eye Diagram Test (TP3_EQ). For [Fixed] mask movement, the eye diagram mask will not be moved. The test only report Pass or Fail. For [Find Pass] mask movement, the test will search +/-0.5 UI horizontally until no mask violation occurs. For [Find Margin] mask movement, the test will search +/-0.5 UI horizontally to find the maximum margin of no mask violation. | | Configure | Eye Mask Scale | MaskScale | Absolute,<br>Normalized,<br>Relative | Select the type of scale to be performed on the eye mask for Eye Diagram Test and Eye Diagram Test (TP3_EQ). Select [Absolute] if absolute voltage eye mask is used. Select [Normalized] if absolute voltage eye mask is used and the eye mask need to be normalized to the offset of the signal. Select [Relative] if relative voltage eye mask is used and the eye mask need to be normalized to the offset of the signal. | | Configure | Eye Mask Type<br>(TP3_EQ) | EyeMaskTypeTP3EQ | Dynamic, Fixed | Select the type of eye mask used for Eye Diagram Test (TP3_EQ). For [Dynamic], eye mask generated dynamically by placing the eye height at optimum location is used. For [Fixed], fixed eye mask is used. | | Configure | Eye Mask Width<br>Reference | AUXEyeMaskWidthReferenc<br>e | Nominal, Average | Select the eye width reference of<br>the eye mask for AUX Channel<br>Tests to either based on nominal<br>data rate (Nominal) or measured<br>data rate (Average). | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------------------------|----------------------------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Eye Width - HBR2 | DFE_EyeWidth_HBR2 | (Accepts<br>user-defined text),<br>0 | Set the eye width to be used for the optimization of the DFE equalizer for HBR2 when running tests at TP3_EQ test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Auto]. Unit: UI. | | Configure | Eye Width - HBR3 | DFE_EyeWidth_HBR3 | (Accepts user-defined text), 0 | Set the eye width to be used for the optimization of the DFE equalizer for HBR3 when running tests at TP3_DFE test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Auto]. Unit: UI. | | Configure | FFT 1st Harmonic<br>Channel Power<br>Measurement<br>Bandwdith (Hz) | FFT_1stHarmonicChannelPo<br>werMeasBandwdith | (Accepts<br>user-defined text),<br>500E+3 | Set the 1st harmonic channel power measurement bandwidth of the FFT function used for the Level and Equalization Verification Testing. This configuration only applicable when the [FFT Peak Search Mode] configuration variable is set to [Channel Power]. Unit: Hz. | | Configure | FFT 5th Harmonic<br>Channel Power<br>Measurement<br>Bandwdith (Hz) | FFT_5thHarmonicChannelPo<br>werMeasBandwdith | (Accepts<br>user-defined text),<br>3E+6 | Set the 5th harmonic channel power measurement bandwidth of the FFT function used for the Level and Equalization Verification Testing. This configuration only applicable when the [FFT Peak Search Mode] configuration variable is set to [Channel Power]. Unit: Hz. | | Configure | FFT Detector Point | FFT_DetectorPoint | (Accepts<br>user-defined text),<br>1001 | Set the number of detector point of the FFT function used for the Level and Equalization Verification Testing. This configuration only applicable when the [FFT Detector Type] configuration variable is set to value other than [Off]. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------|-------------------------|----------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | FFT Detector Type | FFT_DetectorType | Off, Normal,<br>Positive Peak,<br>Average | Select the detector type of the FFT function used for the Level and Equalization Verification Testing. | | Configure | FFT Peak Search<br>Mode | FFT_PeakSearchMode | Infiniium Peak<br>Search, Channel<br>Power | Select the peak search mode of<br>the FFT function used for the<br>Level and Equalization<br>Verification Testing. | | Configure | FFT Peak Search<br>Threshold (dBm) | FFT_PeakSearchThreshold | (Accepts user-defined text), 0 | Set the peak search threshold of the FFT function used for the Level and Equalization Verification Testing. For auto threshold, set the [FFT Peak Search Threshold] configuration variable to 0. For auto threshold, the DisplayPort application will set the threshold to the half of the maximum FFT magnitude measured. This configuration only applicable when the [FFT Peak Search Mode] configuration variable is set to [Infiniium Peak Search]. Unit: dBm. | | Configure | FFT Resolution<br>(kHz) | FFT_RBW | (Accepts<br>user-defined text),<br>1, 10, 100, 300 | Set the resolution of the FFT function used for the Level and Equalization Verification Testing. Note: The [Resolution Bandwidth] configuration variable will affect the memory depth used for the Level and Equalization Verification Testing. Unit: kHz. | | Configure | FFT Start<br>Frequency (MHz) | FFT_StartFrequency | (Accepts<br>user-defined text),<br>500 | Set the start frequency of the FFT function used for the Level and Equalization Verification Testing. Unit: MHz. | | Configure | FFT Stop Frequency<br>(MHz) | FFT_StopFrequency | (Accepts<br>user-defined text),<br>4500 | Set the stop frequency of the FFT function used for the Level and Equalization Verification Testing. Unit: MHz. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------|----------------------------|---------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | FFT Window | FFT_Window | Hanning,<br>Rectangular,<br>Flattop,<br>Blackman-Harris,<br>Hamming | Select the window type of the FFT function used for the Level and Equalization Verification Testing. | | Configure | Gain - HBR2 | DFE_Gain_HBR2 | (Accepts<br>user-defined text),<br>1 | Set the gain to be used to amplify the eye back to the original size in the DFE equalizer for HBR2 when running tests at TP3_EQ test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Partial Auto] or [Manual]. | | Configure | Gain - HBR3 | DFE_Gain_HBR3 | (Accepts<br>user-defined text),<br>1 | Set the gain to be used to amplify the eye back to the original size in the DFE equalizer for HBR3 when running tests at TP3_DFE test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Partial Auto] or [Manual]. | | Configure | Identical Vertical<br>Scale Mode | IdenticalVerticalScaleMode | Off, On, Fixed | Select either the identical vertical scale or use fixed vertical scale for better consistency in vertical scale setting for Physical Layer Tests. For [Fixed] mode, the fixed value of [Differential Vertical Range] and [Differential Vertical Offset] configuration variables will be used for the vertical range and offset of the differential signal while the half of the fixed value of [Differential Vertical Range] and [Single-Ended Vertical Offset] configuration variables will be used for the vertical range and offset of the single-ended signal if single-ended connection is used. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------------------|------------------------------|----------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Include Crosstalk<br>Derate (TP3_EQ)<br>(HBR2) | IncludeCrosstalkDerate | Auto, True, False | Select to include or exclude crosstalk derate of the eye mask used in Eye Diagram Test (TP3_EQ) for HBR2. This configuration only applicable when the [Eye Mask Type (TP3_EQ)] configuration variable is set to [Dynamic]. For [Auto], crosstalk derate will be included in the eye mask generation only if more than one lane selected (2 Lanes or 4 Lanes). For [True], crosstalk derate will be included in the eye mask generation regardless the lane setting. For [False], crosstalk derate will be excluded in the eye mask generation regardless the lane setting. | | Configure | Include Crosstalk<br>Derate (TP3_EQ)<br>(HBR3) | IncludeCrosstalkDerate_HBR 3 | Auto, True, False | Select to include or exclude crosstalk derate of the eye mask used in Eye Diagram Test (TP3_EQ) for HBR3. This configuration only applicable when the [Eye Mask Type (TP3_EQ)] configuration variable is set to [Dynamic]. For [Auto], crosstalk derate will be included in the eye mask generation only if more than one lane selected (2 Lanes or 4 Lanes). For [True], crosstalk derate will be included in the eye mask generation regardless the lane setting. For [False], crosstalk derate will be excluded in the eye mask generation regardless the lane setting. | | Configure | Inter Pair Skew<br>Edges | InterPairSkewEdges | (Accepts<br>user-defined text),<br>1, 10, 100, 200 | Set the number of edges<br>measured in Inter Pair Skew Test. | | Configure | Inter Pair Skew<br>Maximum Retries | MaxRetries | 20, 50, 100 | Set the number of retries allowed in Inter Pair Skew Test. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------------|--------------------------------------------------|-----------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Inter Pair Skew<br>Pattern Search<br>Method | InterPairSkewSearchMethod | 1, 2 | Select the pattern search method used in Inter Pair Skew Test. For [Method 1], InfiniiScan Generic Serial Trigger and waveform data is used to decode for serial data pattern. For [Method 2], waveform data is used to decode for serial data pattern. Method 1 is only applicable when Measurement Server in the Run tab is disabled. | | Configure | Inter Pair Skew Test<br>Pattern | InterPairSkewTestPattern | PRBS 7, Arbitrary<br>Pattern | Select the test pattern used in Inter Pair Skew Test. | | Configure | Inter Pair Skew<br>Trigger Pattern -<br>Arbitrary Pattern | InterPairSkewTriggerPattern<br>_ArbitraryPattern | (Accepts user-defined text), 0000001, 0000111 | Set the serial pattern trigger for<br>Arbitrary Pattern used in Inter<br>Pair Skew Test. | | Configure | Inter Pair Skew<br>Trigger Pattern -<br>PRBS 7 | AdditionalTriggerPattern | (Accepts<br>user-defined text),<br>0000001, 0000111 | Set the serial pattern trigger for PRBS 7 used in Inter Pair Skew Test. | | Configure | Interpolation (AC<br>Common Mode<br>Test) | Interpolation | ON, OFF | Specify whether to turn on or off Sin(x)/x interpolation for AC Common Mode Test. Turning on interpolation may cause more peak-to-peak jitter. | | Configure | Interpolation (Eye<br>Diagram) | EyeDiagram_Interpolation | OFF, ON, INT2,<br>INT4, INT8, INT16 | Specify whether to turn on or off Sin(x)/x interpolation for CTLE Calibration and Eye Diagram Test. Turning on interpolation may cause more peak-to-peak jitter. | | Configure | Intra Pair Skew<br>Edges | IntraPairEdge | (Accepts user-defined text), 100, 1000 | Set the number of edges<br>measured for Intra Pair Skew<br>Test. | | Configure | Intra Pair Skew Test<br>Pattern | TransmitPattern | D10.2, PRBS 7 | Select the test pattern used for Intra Pair Skew Test. | | Configure | Intra Pair Skew<br>Trigger Pattern -<br>Arbitrary Pattern | SkewTriggerPattern_Arbitrar<br>yPattern | (Accepts<br>user-defined text),<br>10101 | Set the trigger pattern for intra<br>pair skew measurement in Intra<br>Pair Skew Test. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------|---------------------|---------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Intra Pair Skew<br>Trigger Pattern -<br>PRBS 7 | SkewTriggerPattern | 0000001, 000111,<br>0011, 01, 0101010,<br>10101, 010 | Set the trigger pattern for intra pair skew measurement in Intra Pair Skew Test. This configuration only applicable when the [Intra Pair Skew Test Pattern] configuration variable is set to PRBS 7. | | Configure | Jitter Bit Error Rate<br>Level - HBR3 | BER_HBR3 | Auto, E6, E9, E10,<br>E11, E12, E13, E14 | Set the Bit Error Rate (BER) level used for jitter separation measurements for HBR3. For [Auto], the DisplayPort application will set the BER level based on Test Specification selected. | | Configure | Jitter Bit Error Rate<br>Level - RBR, HBR,<br>HBR2 | BER | E9, E10, E11, E12,<br>E13, E14 | Set the Bit Error Rate (BER) level used for jitter separation measurements for RBR, HBR, HBR2. | | Configure | Jitter ISI Filter Lag | JitterlSIFilterLag | (Accepts<br>user-defined text),<br>2, 3, 4, 5, 6, 7, 8, 9,<br>10 | Set the ISI filter lag used for jitter separation measurements. This configuration only applicable when the [Jitter Pattern Length] configuration variable is set to [Arbitrary]. | | Configure | Jitter ISI Filter Lead | JitterISIFilterLead | (Accepts<br>user-defined text),<br>-2, -3, -4, -5, -6, -7,<br>-8, -9, -10 | Set the ISI filter lead used for jitter separation measurements. This configuration only applicable when the [Jitter Pattern Length] configuration variable is set to [Arbitrary]. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------|-----------------------|-------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Jitter Pattern<br>Pattern | JitterWaveformPattern | Auto, Periodic,<br>Arbitrary | Select the waveform pattern length used for jitter separation measurements. For [Auto], [Periodic] pattern length will be used for non arbitrary pattern (PRBS 7, D10.2, HBR2CPAT and other repeating pattern) and [Arbitrary] pattern length will be used for Arbitrary Pattern. [Periodic] pattern length should be used on waveforms with repeating data patterns. [Arbitrary] pattern length should be used on waveforms with non-repeating patterns. | | Configure | Jitter RJ (ps) | JitterRJ | (Accepts<br>user-defined text),<br>0.2 | Set the RJ rms for jitter<br>separation measurements when<br>the [Jitter RJ Mode] config<br>variable is set to [Specify RJ].<br>Unit: ps. | | Configure | Jitter RJ Mode | JitterRJMode | Off, Remove Scope<br>RJ (Auto), Remove<br>Scope RJ, Specify<br>RJ | Set the RJ mode used for jitter separation measurements to either [Off], [Remove Scope RJ (Auto)], [Remove Scope RJ] or [Specify RJ]. For [Remove Scope RJ (Auto)] mode, the calculated oscilloscope random jitter is removed from the reported RJ. This option cannot be selected until the scope jitter calibration has been run. | | Configure | Jitter Scope RJ (ps) | JitterScopeRJ | (Accepts<br>user-defined text),<br>0.2 | Set the scope RJ rms to be removed for jitter separation measurements when the [Jitter RJ Mode] configuration variable is set to [Remove Scope RJ]. Unit: ps. | | Configure | Jitter Separation<br>Edges | JitterSeparationEdge | (Accepts<br>user-defined text),<br>1, 10000, 50000,<br>100000, 256000,<br>500000, 1000000,<br>2000000 | Set the number of edges<br>measured for jitter separation<br>measurement. For [Auto], the<br>DisplayPort application will set<br>the number of edges based on<br>Test Specification selected. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------------------------------------------------|------------------------------------|-------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Level Threshold | LevelThreshold | Standard: 10%,<br>50%, 90%, Percent:<br>20%, 50%, 80%,<br>Hysteresis: 0.10,<br>Hysteresis: 0.05 | Select the threshold level used for serial pattern eye folding in voltage level measurements and pre-emphasis level measurement. | | Configure | Low Pass Filter<br>Cutoff Frequency<br>(MHz) | InrushTestLowPassFilter | (Accepts<br>user-defined text),<br>10, 50 | Set the cutoff frequency of the low pass filter apply on the Vd for Inrush Tests. Unit: MHz. | | Configure | Low Pass Filter<br>Shape (Low<br>Frequency<br>Uncorrelated<br>Deterministic<br>Jitter) | UDJ_LF_LowPassFilterShape | DB20, DB40 | Select the TIE low pass filter<br>shape used for Low Frequency<br>Uncorrelated Deterministic Jitter<br>Test. | | Configure | Low Pass Filter<br>Stop Frequency<br>(Low Frequency<br>Uncorrelated<br>Deterministic<br>Jitter) | UDJ_LF_LowPassFilterStopF requency | (Accepts<br>user-defined text),<br>500 kHz, 1 MHz, 2<br>MHz | Set the stop frequency of the TIE low pass filter used for Low Frequency Uncorrelated Deterministic Jitter Test. Please specify the value in following format: "XMHz", "XkHz" or "XHz", where X is an integer. | | Configure | Lower Target -<br>HBR2 | DFE_LowerTarget_HBR2 | (Accepts<br>user-defined text),<br>-1.00 | Set the low value to be used in the DFE equalizer for HBR2 when running tests at TP3_EQ test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Manual]. Unit: V. | | Configure | Lower Target -<br>HBR3 | DFE_LowerTarget_HBR3 | (Accepts<br>user-defined text),<br>-1.00 | Set the lower target value to be used in the DFE equalizer for HBR3 when running tests at TP3_DFE test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Manual]. Unit: V. | | Configure | Mask Type | MaskType | TP2, TP3 | Select the type of mask to use for<br>the Eye Diagram Test. (TP2 for<br>Source; TP3 for Sink) | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Max Tap Value -<br>HBR2 | DFE_MaxTapValue_HBR2 | (Accepts<br>user-defined text),<br>1.000 | Set the maximum tap value to be used for the optimization of the DFE equalizer for HBR2 when running tests at TP3_EQ test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Auto]. | | Configure | Max Tap Value -<br>HBR3 | DFE_MaxTapValue_HBR3 | (Accepts<br>user-defined text),<br>1.000 | Set the maximum tap value to be used for the optimization of the DFE equalizer for HBR3 when running tests at TP3_DFE test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Auto]. | | Configure | Maximum Memory<br>Depth (M Points) | MaximumMemoryDepth | (Accepts<br>user-defined text),<br>2.05, 8.00, 20.0,<br>30.0, 3.28, 12.8,<br>32.0, 48.0 | Set the maximum acquisition<br>memory depth of the<br>oscilloscope for Physical Layer<br>Tests. Unit: M Points. | | Configure | Maximum Retries<br>(Dual Mode Inter<br>Pair Skew Test) | DMInterPairSkewMaxRetries | 20, 50, 100 | Set the number of re-tries for the Dual Mode Inter Pair Skew Test. | | Configure | Maximum Sampling<br>Rate (GSa/s) | MaximumSRate | 20, 40, 80, 32, 64,<br>128 | Set the maximum acquisition sampling rate of the oscilloscope for Physical Layer Tests, except Low Frequency Uncorrelated Deterministic Jitter Tests. Note: If the selected sampling rate is not available in the oscilloscope, the DisplayPort application will use the highest sampling rate available in the oscilloscope. Unit: GSa/s. | | Configure | Memory Depth<br>(Points) | MemoryDepth | 3000000,<br>5000000,<br>4800000, 8000000 | Set the acquisition memory depth<br>of the oscilloscope for Physical<br>Layer Tests, except Low<br>Frequency Uncorrelated<br>Deterministic Jitter Tests. Unit:<br>Points. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|---------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------| | Configure | Memory Depth<br>(Points) (AUX<br>Channel Sensitivity<br>Test) | AUXSensitivityMemDepth | (Accepts user-defined text), 2000000, 5000000, 10000000, 20000000, 3200000, 8000000, 16000000, 32000000 | Set the acquisition memory depth of the oscilloscope for AUX Channel Sensitivity Test. Unit: Points. | | Configure | Memory Depth<br>(Points) (AUX<br>Channel Tests) | AUXMemDepth | (Accepts user-defined text), 200000, 500000, 1000000, 2000000, 4000000, 5000000, 4000000, 20000000, 3200000, 320000, 6400000, 8000000, 1600000, 3200000, 6400000, 6400000, 6400000, | Set the acquisition memory depth of the oscilloscope for AUX Channel Tests. Unit: Points. | | Configure | Memory Depth<br>(Points) (Dual Mode<br>Tests) | DualModeMemoryPoints | (Accepts<br>user-defined text),<br>200000, 500000,<br>1000000,<br>2000000,<br>4000000, 320000,<br>800000, 1600000,<br>3200000, 6400000 | Set the acquisition memory depth<br>of the oscilloscope for Dual Mode<br>Tests. Unit: Points. | | Configure | Memory Depth<br>(Points) (Inrush<br>Tests) | InrushTestMemoryPoints | (Accepts<br>user-defined text),<br>200000, 500000,<br>1000000,<br>2000000, 4000000 | Set the acquisition memory depth of the oscilloscope for Inrush Tests. Unit: Points. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Memory Depth<br>(Points) (Low<br>Frequency<br>Uncorrelated<br>Deterministic<br>Jitter) | UDJ_LF_MemoryDepth | (Accepts<br>user-defined text),<br>10000000,<br>20000000,<br>27000000,<br>4000000,<br>16000000,<br>32000000,<br>43200000,<br>64000000 | Set the acquisition memory depth<br>of the oscilloscope for Low<br>Frequency Uncorrelated<br>Deterministic Jitter Tests. Unit:<br>Points. | | Configure | Min Tap Value -<br>HBR2 | DFE_MinTapValue_HBR2 | (Accepts<br>user-defined text),<br>0 | Set the minimum tap value to be used for the optimization of the DFE equalizer for HBR2 when running tests at TP3_EQ test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Auto]. | | Configure | Min Tap Value -<br>HBR3 | DFE_MinTapValue_HBR3 | (Accepts<br>user-defined text),<br>0 | Set the minimum tap value to be used for the optimization of the DFE equalizer for HBR3 when running tests at TP3_DFE test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Auto]. | | Configure | Minimum Failure<br>Required | AUXMaxFailAcquisition | (Accepts<br>user-defined text),<br>10, 100, 1000 | Set the minimum number of acquisition to be analyze before test exit if AUX Channel Sensitivity Test fail. This configuration allows the user to stop the AUX Channel traffic decode immediately after the test fail to save test time. | | Configure | Multi Standard<br>USB Type-C Switch<br>Matrix | MultiStandardUSBTypeCSwi<br>tchMatrixEnabled | True, False | Select to enable or disable multi<br>standard USB Type-C Switch<br>Matrix. | | Configure | Non Pre-Emphasis<br>Level Edges | LevelEdge | (Accepts<br>user-defined text),<br>100, 500, 1000 | Set the number of edges used for the Non Pre-Emphasis Level Test. | | Configure | Number of<br>Acquisition (AUX<br>Channel Calibration<br>Test) | AUXSensitivityCalibrationAc quisition | (Accepts<br>user-defined text),<br>1, 3, 5, 10 | Set the number of acquisition for AUX Channel Calibration Test. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------------------|---------------------------------|------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Number of<br>Acquisition (AUX<br>Channel Tests) | AUXEyeAcquisition | (Accepts<br>user-defined text),<br>1, 2, 5, 10 | Set the number of acquisition needed for AUX Channel Tests. | | Configure | Number of<br>Acquisition (Inrush<br>Tests) | InrushTestCount | (Accepts<br>user-defined text),<br>1, 10 | Set the number of acquisition for Inrush Tests. | | Configure | Number of Taps -<br>HBR2 | DFE_TapNumber_HBR2 | 1 | Set the number of taps to be used in the DFE equalizer for HBR2 when running tests at TP3_EQ test point. This configuration only applicable when the [DFE State] configuration variable is set to [Enable]. | | Configure | Number of Taps -<br>HBR3 | DFE_TapNumber_HBR3 | 1 | Set the number of taps to be used in the DFE equalizer for HBR3 when running tests at TP3_DFE test point. This configuration only applicable when the [DFE State] configuration variable is set to [Enable]. | | Configure | PRBS Pattern<br>Checker Rules | PRBSChecker | Strict, Loose | Select the rules applied for PRBS 7 pattern checker. For [Strict], test can only be proceed with correct PRBS 7 pattern. For [Loose], test can be proceed even without correct PRBS 7 pattern. | | Configure | Pattern Check | PatternCheckEnable | True, False | Select to enable or disable pattern check for all tests. | | Configure | Pattern Decode<br>Method | PattrenDecodeMethod | 1, 2 | Set the number of edges required when making the VTop and VBase measurements. | | Configure | Pattern Search<br>Method (Dual Mode<br>Inter Pair Skew<br>Test) | DMInterPairSkewSearchMet<br>hod | 1, 2 | Define pattern search method for<br>the Dual Mode Inter Pair Skew<br>Test. For [1], the application will<br>use Edge trigger. For [2], the<br>application will use InfiniiScan<br>Serial trigger. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|---------------------------------------------------------------------------------------------------------------|-----------------------|--------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Pole 1 Frequency<br>(CTLE With AC<br>Gain) - HBR2 (MHz) | Pole1CTLE_HBR2 | (Accepts<br>user-defined text),<br>2700, 3030, 3750,<br>4050 | Set the pole 1 frequency of the CTLE with AC gain (USB 3.1) used for HBR2 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: MHz. | | Configure | Pole 1 Frequency<br>(CTLE With AC<br>Gain) - HBR2 No<br>Cable Model (MHz) | Pole1CTLE_HBR2NoCable | (Accepts<br>user-defined text),<br>2700, 3030, 3750,<br>4050 | Set the pole 1 frequency of the CTLE with AC gain (USB 3.1) used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: MHz. | | Configure | Pole 1 Frequency<br>(CTLE With AC<br>Gain) - HBR3 (MHz) | Pole1CTLE_HBR3 | (Accepts<br>user-defined text),<br>2700, 3030, 3750,<br>4050 | Set the pole 1 frequency of the CTLE with AC gain (USB 3.1) used for HBR3 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: MHz. | | Configure | Pole 1 Frequency<br>(CTLE With AC<br>Gain) - HBR3 No<br>Cable Model (MHz)<br>(CTLE with AC gain<br>(USB 3.1)) | Pole1CTLE_HBR3NoCable | (Accepts<br>user-defined text),<br>2700, 3030, 3750,<br>4050 | Set the pole 1 frequency of the CTLE with AC gain (USB 3.1) used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: MHz. | | Configure | Pole 1 Frequency<br>(CTLE Without AC<br>Gain) - HBR (MHz) | Pole1HBR | (Accepts<br>user-defined text),<br>1350 | Set the pole 1 frequency of the 2/3 Poles CTLE used for HBR tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------------------------------|-------------------|--------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Pole 1 Frequency<br>(CTLE Without AC<br>Gain) - HBR No<br>Cable Model (MHz) | Pole1HBRNoCable | (Accepts<br>user-defined text),<br>1350 | Set the pole 1 frequency of the 2/3 Poles CTLE used for HBR tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 1 Frequency<br>(CTLE Without AC<br>Gain) - HBR2 (MHz) | Pole1HBR2 | (Accepts<br>user-defined text),<br>2700 | Set the pole 1 frequency of the 2/3 Poles CTLE used for HBR2 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 1 Frequency<br>(CTLE Without AC<br>Gain) - HBR2 No<br>Cable Model (MHz) | Pole1HBR2NoCable | (Accepts<br>user-defined text),<br>2700 | Set the pole 1 frequency of the 2/3 Poles CTLE used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 1 Frequency<br>(CTLE Without AC<br>Gain) - HBR25<br>(MHz) | Pole1HBR25 | (Accepts<br>user-defined text),<br>2700, 3750, 5625 | Set the pole 1 frequency of the 2/3 Poles CTLE used for HBR25 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 1 Frequency<br>(CTLE Without AC<br>Gain) - HBR25 No<br>Cable Model (MHz) | Pole1HBR25NoCable | (Accepts<br>user-defined text),<br>2700, 3375, 3750,<br>5625 | Set the pole 1 frequency of the 2/3 Poles CTLE used for HBR25 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Pole 1 Frequency<br>(CTLE Without AC<br>Gain) - HBR3 (MHz) | Pole1HBR3 | (Accepts<br>user-defined text),<br>2700, 3033, 3750,<br>4050, 5625 | Set the pole 1 frequency of the 2/3 Poles CTLE used for HBR3 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 1 Frequency<br>(CTLE Without AC<br>Gain) - HBR3 No<br>Cable Model (MHz) | Pole1HBR3NoCable | (Accepts<br>user-defined text),<br>2700, 3033, 3750,<br>4050, 5625 | Set the pole 1 frequency of the 2/3 Poles CTLE used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE With AC<br>Gain) - HBR2 (MHz) | Pole2CTLE_HBR2 | (Accepts<br>user-defined text),<br>3000, 4500, 5600,<br>6000, 10000,<br>13500 | Set the pole 2 frequency of the CTLE with AC gain (USB 3.1) used for HBR2 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE With AC<br>Gain) - HBR2 No<br>Cable Model (MHz) | Pole2CTLE_HBR2NoCable | (Accepts<br>user-defined text),<br>3000, 4500, 5600,<br>6000, 10000,<br>13500 | Set the pole 2 frequency of the CTLE with AC gain (USB 3.1) used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE With AC<br>Gain) - HBR3 (MHz) | Pole2CTLE_HBR3 | (Accepts<br>user-defined text),<br>3000, 4500, 5600,<br>6000, 10000,<br>13500 | Set the pole 2 frequency of the CTLE with AC gain (USB 3.1) used for HBR3 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: MHz. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|---------------------------------------------------------------------------------------------------------------|-----------------------|-------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Pole 2 Frequency<br>(CTLE With AC<br>Gain) - HBR3 No<br>Cable Model (MHz)<br>(CTLE with AC gain<br>(USB 3.1)) | Pole2CTLE_HBR3NoCable | (Accepts<br>user-defined text),<br>3000, 4500, 5600,<br>6000, 10000,<br>13500 | Set the pole 2 frequency of the CTLE with AC gain (USB 3.1) used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [USB 3.1]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE Without AC<br>Gain) - HBR (MHz) | Pole2HBR | (Accepts<br>user-defined text),<br>2500 | Set the pole 2 frequency of the 2/3 Poles CTLE used for HBR tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE Without AC<br>Gain) - HBR No<br>Cable Model (MHz) | Pole2HBRNoCable | (Accepts<br>user-defined text),<br>2500 | Set the pole 2 frequency of the 2/3 Poles CTLE used for HBR tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE Without AC<br>Gain) - HBR2 (MHz) | Pole2HBR2 | (Accepts<br>user-defined text),<br>3000, 4500 | Set the pole 2 frequency of the 2/3 Poles CTLE used for HBR2 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE Without AC<br>Gain) - HBR2 No<br>Cable Model (MHz) | Pole2HBR2NoCable | (Accepts<br>user-defined text),<br>3000, 4500 | Set the pole 2 frequency of the 2/3 Poles CTLE used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------------------------------|-------------------|----------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Pole 2 Frequency<br>(CTLE Without AC<br>Gain) - HBR25<br>(MHz) | Pole2HBR25 | (Accepts<br>user-defined text),<br>3000, 4500, 13500 | Set the pole 2 frequency of the 2/3 Poles CTLE used for HBR25 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE Without AC<br>Gain) - HBR25 No<br>Cable Model (MHz) | Pole2HBR25NoCable | (Accepts<br>user-defined text),<br>3000, 4500, 5625,<br>13500 | Set the pole 2 frequency of the 2/3 Poles CTLE used for HBR25 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE Without AC<br>Gain) - HBR3 (MHz) | Pole2HBR3 | (Accepts<br>user-defined text),<br>3000, 4500, 6000,<br>10000, 13500 | Set the pole 2 frequency of the 2/3 Poles CTLE used for HBR3 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 2 Frequency<br>(CTLE Without AC<br>Gain) - HBR3 No<br>Cable Model (MHz) | Pole2HBR3NoCable | (Accepts<br>user-defined text),<br>3000, 4500, 6000,<br>10000, 13500 | Set the pole 2 frequency of the 2/3 Poles CTLE used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 3 Frequency<br>(CTLE Without AC<br>Gain) - HBR2 (MHz) | Pole3HBR2 | (Accepts<br>user-defined text),<br>5000, 13500 | Set the pole 3 frequency of the 2/3 Poles CTLE used for HBR2 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------------------------------|----------------------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Pole 3 Frequency<br>(CTLE Without AC<br>Gain) - HBR2 No<br>Cable Model (MHz) | Pole3HBR2NoCable | (Accepts<br>user-defined text),<br>5000, 13500 | Set the pole 3 frequency of the 2/3 Poles CTLE used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 3 Frequency<br>(CTLE Without AC<br>Gain) - HBR25<br>(MHz) | Pole3HBR25 | (Accepts<br>user-defined text),<br>5000, 13500 | Set the pole 3 frequency of the 2/3 Poles CTLE used for HBR25 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Pole 3 Frequency<br>(CTLE Without AC<br>Gain) - HBR25 No<br>Cable Model (MHz) | Pole3HBR25NoCable | (Accepts<br>user-defined text),<br>5000, 13500,<br>15600 | Set the pole 3 frequency of the 2/3 Poles CTLE used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | PostCursor2 Edges | PostCursor2Edge | (Accepts<br>user-defined text),<br>100, 500, 1000 | Set the number of edges<br>measured for the PostCursor2<br>verification test. | | Configure | Pre-Emphasis Level<br>Edges | PreEmphasisEdge | (Accepts<br>user-defined text),<br>100, 500, 1000 | Set the number of edges used for the Pre-Emphasis Level Test. | | Configure | Probe Check (AUX<br>Channel Tests) | AUXProbeCheck | Enable, Disable | Select to enable or disable probe check for AUX Channel Tests. | | Configure | Probe Check (Dual<br>Mode Tests) | DualModeProbeCheck | true, false | Select to enable or disable probe check for Dual Mode Tests. | | Configure | Probe Check<br>(Physical Layer<br>Tests) | PhysicalLayerTestsProbeChe<br>ck | Enable, Disable | Select to enable or disable probe check for Physical Layer Tests. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------------|------------------------------------------|--------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Random Noise NBit<br>Start (VHigh) -<br>Arbitrary Pattern | NBitStartRNoiseVHighArbitr<br>aryPattern | (Accepts<br>user-defined text),<br>7, 10 | Set the bit location of the serial pattern search where the Arbitrary Pattern's High Level (VHigh) random noise measurement start performed in Eye Diagram Test (TP3_EQ). The start location must be within the serial pattern search specified in [Random Noise Serial Pattern (VHigh) - Arbitrary Pattern] configuration variable. | | Configure | Random Noise NBit<br>Start (VHigh) -<br>HBR2CPAT | TP3_EQ_NBit_Start_Top | (Accepts<br>user-defined text),<br>7, 10 | Set the bit location of the serial pattern search where the HBR2CPAT's High Level (VHigh) random noise measurement start performed in Eye Diagram Test (TP3_EQ). The start location must be within the serial pattern search specified in [Random Noise Serial Pattern (VHigh) - HBR2CPAT] configuration variable. | | Configure | Random Noise NBit<br>Start (VLow) -<br>Arbitrary Pattern | NBitStartRNoiseVLowArbitra<br>ryPattern | (Accepts<br>user-defined text),<br>4, 6, 7 | Set the bit location of the serial pattern search where the Arbitrary Pattern's Low Level (VLow) random noise measurement start performed in Eye Diagram Test (TP3_EQ). The start location must be within the serial pattern search specified in [Random Noise Serial Pattern (VLow) - Arbitrary Pattern] configuration variable. | | Configure | Random Noise NBit<br>Start (VLow) -<br>HBR2CPAT | TP3_EQ_NBit_Start_Bottom | (Accepts<br>user-defined text),<br>4, 6 | Set the bit location of the serial pattern search where the HBR2CPAT's Low Level (VLow) random noise measurement start performed in Eye Diagram Test (TP3_EQ). The start location must be within the serial pattern search specified in [Random Noise Serial Pattern (VLow) - HBR2CPAT] configuration variable. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------------------------------------|----------------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Random Noise<br>Serial Pattern<br>(VHigh) - Arbitrary<br>Pattern | SerialPatternRNoiseVHighAr<br>bitraryPattern | (Accepts<br>user-defined text),<br>010001111,<br>010001111001,<br>1010110001110 | Set the serial pattern search for Arbitrary Pattern's High Level (VHigh) random noise measurement in Eye Diagram Test (TP3_EQ). This configuration support only 8 bits maximum when the [Random Noise Serial Pattern Eye Method] configuration variable is set to method [SDA Pattern Qualify]. If more than 8 bits is set by user, the first 8 bits will be used for serial pattern search. | | Configure | Random Noise<br>Serial Pattern<br>(VHigh) -<br>HBR2CPAT | TP3_EQ_SerialPatternTop | (Accepts<br>user-defined text),<br>010001111001,<br>1010110001110 | Set the serial pattern search for HBR2CPAT's High Level (VHigh) random noise measurement in Eye Diagram Test (TP3_EQ). This configuration support only 8 bits maximum when the [Random Noise Serial Pattern Eye Method] configuration variable is set to method [SDA Pattern Qualify]. If more than 8 bits is set by user, the first 8 bits will be used for serial pattern search. | | Configure | Random Noise<br>Serial Pattern<br>(VLow) - Arbitrary<br>Pattern | SerialPatternRNoiseVLowArb<br>itraryPattern | (Accepts<br>user-defined text),<br>101110000,<br>0100001110101,<br>10001000101 | Set the serial pattern search for Arbitrary Pattern's Low Level (VLow) random noise measurement in Eye Diagram Test (TP3_EQ). This configuration support only 8 bits maximum when the [Random Noise Serial Pattern Eye Method] configuration variable is set to method [SDA Pattern Qualify]. If more than 8 bits is set by user, the first 8 bits will be used for serial pattern search. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------|------------------------------------|--------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Random Noise<br>Serial Pattern<br>(VLow) - HBR2CPAT | TP3_EQ_SerialPatternBotto<br>m | (Accepts<br>user-defined text),<br>0100001110101,<br>10001000101 | Set the serial pattern search for HBR2CPAT's Low Level (VLow) random noise measurement in Eye Diagram Test (TP3_EQ). This configuration support only 8 bits maximum when the [Random Noise Serial Pattern Eye Method] configuration variable is set to method [SDA Pattern Qualify]. If more than 8 bits is set by user, the first 8 bits will be used for serial pattern search. | | Configure | Random Noise<br>Serial Pattern Eye<br>Method | SerialPatternMethodRandom<br>Noise | UDF Serial Eye,<br>InfiniiScan Generic<br>Serial, SDA Pattern<br>Qualify | Select the serial pattern search method for High Level (VHigh) and Low Level (VLow) random noise measurement in Eye Diagram Test (TP3_EQ). The [InfiniiScan Generic Serial] method is only applicable when Measurement Server in the Run tab is disabled. | | Configure | Reference Device<br>AUX Channel<br>Voltage Swing (mV) | AUXSensitivityTestLevel | (Accepts<br>user-defined text),<br>240, 250, 260, 270,<br>280 | Set the AUX Channel voltage<br>swing set to the reference device<br>for AUX Channel Calibration Test.<br>Unit: mV. | | Configure | Reference Sink<br>Embedding | ReferenceSinkEmbedding | True, False | Select whether to include reference sink model embedding when running tests at TP_RX_DFE test point. | | Configure | Reference Sink<br>Model Type | ReferenceSinkModelType | Reference_Sink_Mo<br>del | Select the type of reference sink model to be embedded when running tests at TP_RX_DFE test point. | | Configure | Rise-Fall MisMatch<br>Edges | RiseFallMisMatchEdge | (Accepts<br>user-defined text),<br>100, 1000 | Set the number of edges<br>measured for the Rise-Fall Time<br>Mismatch Test. | | Configure | Rise-Fall Time<br>Mismatch<br>Threshold | MisMatchThreshold | 90/10, 85/15,<br>80/20, 75/25,<br>70/30 | Set the threshold used for the Rise-Fall Time Mismatch Test. | | Configure | Rm Resistance<br>(ohm) | InrushTestRmResistance | (Accepts<br>user-defined text),<br>0.05, 0.1, 1.0 | Set the resistance value of the<br>Rm resistor used for Inrush Tests.<br>Unit: ohm. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------------------|---------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Rx Test Lane DC<br>Block Delay Time<br>(ps) | RxTestLaneDCBlockDelayTi<br>me | (Accepts<br>user-defined text),<br>113, 118 | Set the Rx test lane DC block delay time to be removed. Select [118]ps for typical delay time of N9398C or N9399C. Select [113]ps for typical delay time of 11742A. This configuration only applicable when the [Rx Test Lane DC Block Delay Time Removal] configuration variable is set to [Enable] for [DPoC] and [DPoC 1.4a] Test Specification. Unit: ps. | | Configure | Rx Test Lane DC<br>Block Delay Time<br>Removal | RxTestLaneDCBlockDelayTi<br>meRemoval | Disable, Enable | Select to enable or disable Rx<br>test lane DC block delay time<br>removal. This configuration only<br>applicable for [DPoC] and [DPoC<br>1.4a] Test Specification. | | Configure | SCPI Command<br>Timeout | SCPITimeout | (Accepts<br>user-defined text),<br>80000, 160000 | Define the timeout period for scpi command sent to scope in miliseconds. | | Configure | SSC Acquisitions | SSCCount | (Accepts<br>user-defined text),<br>10, 20 | Number of SSC cycle captured for SSC related tests. Max number is 25. | | Configure | SSC Filter<br>Frequency (MHz) | SSCFilterFrequency | (Accepts<br>user-defined text),<br>Auto, 5.00, 1.98,<br>1.70 | Set the cutoff fequency of the low pass filter used for SSC related tests. Unit: MHz. This configuration only applicable when the [SSC Filter Type] config variable is set to [Second Order Butterwoth Filter]. For [Auto], the DisplayPort application will set the cutoff frequency of the low pass filter based on Test Specification selected, which is: 1.98MHz for DP 1.4, 1.2b, DPoC, MyDP 1.0 and MyDP HBR25 5.00MHz for DP 1.4a, DPoC 1.4a and above Test Specification | | Configure | SSC Filter Type | SSCFilterType | Butterworth2,<br>SmoothingFilter | Select the type of the low pass filter used for SSC related tests. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------|--------------------------|-------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | SSC Smoothing<br>Points - HBR | SSCSmoothPointsHigh | (Accepts<br>user-defined text),<br>61, 603, 701 | Set the number of smoothing points of the low pass filter used for SSC related tests for HBR. This configuration only applicable when the [SSC Filter Type] config variable is set to [Smoothing Filter]. | | Configure | SSC Smoothing<br>Points - HBR2 | SSCSmoothPointsHBR2 | (Accepts<br>user-defined text),<br>120, 1206, 1402 | Set the number of smoothing points of the low pass filter used for SSC related tests for HBR2. This configuration only applicable when the [SSC Filter Type] config variable is set to [Smoothing Filter]. | | Configure | SSC Smoothing<br>Points - HBR25 | SSCSmoothPointsHBR25 | (Accepts<br>user-defined text),<br>120, 1206, 1402 | Set the number of smoothing points of the low pass filter used for SSC related tests for HBR25. This configuration only applicable when the [SSC Filter Type] config variable is set to [Smoothing Filter]. | | Configure | SSC Smoothing<br>Points - HBR3 | SSCSmoothPointsHBR3 | (Accepts<br>user-defined text),<br>120, 1206, 1402,<br>1810 | Set the number of smoothing points of the low pass filter used for SSC related tests for HBR3. This configuration only applicable when the [SSC Filter Type] config variable is set to [Smoothing Filter]. | | Configure | SSC Smoothing<br>Points - RBR | SSCSmoothPointsLow | (Accepts<br>user-defined text),<br>37, 361, 401 | Set the number of smoothing points of the low pass filter used for SSC related tests for RBR. This configuration only applicable when the [SSC Filter Type] config variable is set to [Smoothing Filter]. | | Configure | Sampling Rate<br>(GSa/s) (AUX<br>Channel Tests) | AUXSamplingRate | 5, 10, 20, 40, 80, 8,<br>16, 32, 64 | Set the acquisition sampling rate of the oscilloscope for AUX Channel Tests. Unit: GSa/s. | | Configure | Sampling Rate<br>(GSa/s) (Dual Mode<br>Tests) | DualModeTestSamplingRate | 20, 40, 80, 32, 64,<br>128 | Set the acquisition sampling rate of the oscilloscope for Dual Mode Tests. Unit: GSa/s. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------------------------------------------|----------------------------------|-------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Sampling Rate<br>(GSa/s) (Inrush<br>Tests) | InrushTestSamplingRate | 1, 2, 5, 10, 20, 40,<br>80, 8, 16, 32, 64 | Set the acquisition sampling rate of the oscilloscope for Inrush Tests. Unit: GSa/s. | | Configure | Sampling Rate<br>(GSa/s) (Low<br>Frequency<br>Uncorrelated<br>Deterministic<br>Jitter) | UDJ_LF_SamplingRate | 20, 40, 80, 32, 64,<br>128 | Set the acquisition sampling rate of the oscilloscope for Low Frequency Uncorrelated Deterministic Jitter Tests. Note: If the selected sampling rate is not available in the oscilloscope, the DisplayPort application will use the highest sampling rate available in the oscilloscope. Unit: GSa/s. | | Configure | Sampling Rate<br>(MSa/s) (AUX<br>Channel Sensitivity<br>Test) | AUXSensitivitySamplingRate | 5, 10, 20, 40, 80, 8,<br>16, 32, 64 | Set the acquisition sampling rate of the oscilloscope for AUX Channel Sensitivity Test. Unit: MSa/s. | | Configure | Screenshot | ScreenshotEnable | Enable, Disable | Select to enable or disable<br>screenshot for all tests except<br>Eye Diagram Tests and Eye<br>Diagram Tests (TP3_EQ). | | Configure | Screenshot File<br>Format | ScreenshotFileFormat | 8bpp Format,<br>24bpp Format | Select the screenshot file format for all tests. For [8bpp Format], the DisplayPort application will convert the image file format from 24bpp to 8bpp to reduce the project file size. However, this setting will increase the wait time after the test completed or stopped as the image file convertion only happens at the run ended. | | Configure | Search Pattern | DMInterPairSkewSearchPatt<br>ern | (Accepts<br>user-defined text) | Define the search pattern for the Dual Mode Inter Pair Skew Test. For [Auto], the application will search for "00101010110101010101010101010101010101 | | Configure | Serial Pattern Eye<br>Method (Voltage<br>Level) | SerialPatternEyeMethod | 1, 2 | Set the search method for serial pattern in High Level (VHigh) and Low Level (VLow) measurements. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------------|---------------------------------|------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Single-Ended<br>Vertical Offset (mV) | FixedSingleEndedVerticalOff set | (Accepts<br>user-defined text),<br>0 | Set the fixed value used for the vertical offset of single-ended signal for RBR, HBR, HBR2 and HBR3. This configuration only applicable when the [Identical Vertical Scale Mode] configuration variable is set to [Fixed]. Unit: mV. | | Configure | Sink AUX Channel<br>Traffic Timeout (us) | SinkAUXTimeout | (Accepts<br>user-defined text),<br>300, 400 | Set the timeout period where sink need to reply for source AUX command. This configuration only applicable when the [Test Method] configuration variable is set to oscilloscope decode method [Scope Method]. Unit: us. | | Configure | Sink Data Rate<br>Measurement | SinkDataRateMeasurement | (Accepts<br>user-defined text),<br>Data, Clock | Specify the method to measure data rate on waveform. User can specifically enter the Data rate by themselves. | | Configure | Sink Equalizer | SinkEqualizer | 2, 5, 10, Manual,<br>Off | Select the equalization to be use for the Sink Tests. For [User Defined File], user need to provide custom user defined Equalization Coefficient file. | | Configure | Sink Mask | SinkMask | TP2, TP3 | Selects the type of mask to use<br>for the eye test. (TP2 for Source;<br>TP3 for Sink) | | Configure | Sink Mask<br>Movement | SinkMaskMovement | Fixed, FindPass,<br>FindMargin | This field contains 3 options. (1) Find Passing Mode will automatically search +/-0.5UI horizontally until no violation occurs, (2) Fixed Mask will not be moving, it only report Pass or Fail upon test, (3) Find Biggest Margin will search +/-0.5UI horizontally to find the maximum margin of non-violation mask. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------|--------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Source AUX<br>Channel Traffic<br>Timeout (us) | SourceAUXTimeout | (Accepts<br>user-defined text),<br>300, 400 | Set the timeout period where source need to wait for sink reply before transmitting the next AUX command. This configuration only applicable when the [Test Method] configuration variable is set to oscilloscope decode method [Scope Method]. Unit: us. | | Configure | Tap 1 Value - HBR2 | DFE_Tap1Value_HBR2 | (Accepts<br>user-defined text),<br>0.005 | Set the tap 1 value to be used in the DFE equalizer for HBR2 when running tests at TP3_EQ test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Manual]. | | Configure | Tap 1 Value - HBR3 | DFE_Tap1Value_HBR3 | (Accepts<br>user-defined text),<br>0.005 | Set the tap 1 value to be used in the DFE equalizer for HBR3 when running tests at TP3_DFE test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Manual]. | | Configure | Test Method | AUXSensitivityTestMethod | Reference Device<br>Method, Scope<br>Method | Select the test method used for AUX Channel Sensitivity Test to either through built in test from reference device (Reference Device Method) or oscilloscope decode (Scope Method). If the selected reference device does not support built in test, the oscilloscope decode method will be used. | | Configure | Test Plan Check<br>Mode | TestPlanCheckerMode | Off, On | Select to turn on or off test plan check mode to simulate actual test plan run flow without actual tests being run. This configuration only applicable for Single Instance - Acquire, Measure, Report test execution. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------|-----------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Test Plan Check<br>Mode Option | TestPlanCheckModeOption | TurnOnAutomation,<br>ManualInspection,<br>GenerateReport | Select the option for the test plan check mode. This configuration only applicable when the [Test Plan Check Mode] configuration variable is turned on. [Turn on Automation] allows you to verify signal changed through automation by visual inspection for each test plan permutation (if automation is enabled). [Manual Inspection] allows you to run through test plans with DUT settings message being shown. [Generate Report] allows you to run through test plans without message being shown and generate report that shows all test states at the end. | | Configure | Threshold Mode | ThresholdMode | Auto, Min Max, Top<br>Base, Absolute Zero | Select the threshold mode to either by VMax/VMin, VTop/VBase or threshold at absolute 0. For [Auto], [Min Max] threshold mode is used for RBR and HBR while [Absolute Zero] threshold mode is used for HBR2 and HBR3. | | Configure | Transition Edges | TransitionEdge | (Accepts<br>user-defined text),<br>100, 500, 1000 | Set the number of edges measured for the transition tests. | | Configure | Transition VH<br>Pattern | TransitionVHPattern | 01111, 0111, 011,<br>0011 | Set the pattern for rise time measurement to either 01111, 0111 or 011. The default setting is 0111. | | Configure | Transition VL<br>Pattern | TransitionVLPattern | 10000, 1000, 100,<br>1100 | Set the pattern for fall time measurement to either 10000, 1000 or 100. The default setting is 1000. | | Configure | Trigger Level (V)<br>(Inrush Tests) | InrushTestTriggerLevel | (Accepts<br>user-defined text),<br>0.10, 0.25, 0.50,<br>1.00, 2.00 | Set the initial trigger level used to trigger Vd signal for Inrush Tests. Unit: V. | | Configure | Trigger Pattern | DMIntraPairSkewTriggerPatt<br>ern | 0000001, 000111,<br>0011, 01, 0101010,<br>10101, 010 | Define the trigger pattern for the Dual Mode Intra Pair Skew Test. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------------|--------------------------------------------|---------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Turn Off CTLE | TurnOffCTLE | True, False | Select whether to turn off the CTLE when running tests at TP3_EQ test point. | | Configure | Upper Target -<br>HBR2 | DFE_UpperTarget_HBR2 | (Accepts<br>user-defined text),<br>1.00 | Set the upper value to be used in<br>the DFE equalizer for HBR2 when<br>running tests at TP3_EQ test<br>point. This configuration only<br>applicable when the [DFE Setup]<br>configuration variable is set to<br>[Manual]. Unit: V. | | Configure | Upper Target -<br>HBR3 | DFE_UpperTarget_HBR3 | (Accepts<br>user-defined text),<br>1.00 | Set the upper target value to be used in the DFE equalizer for HBR3 when running tests at TP3_DFE test point. This configuration only applicable when the [DFE Setup] configuration variable is set to [Manual]. Unit: V. | | Configure | VH Non Transition<br>Bit Location -<br>Arbitrary Pattern | VHNonTransBitLocation_Arbi<br>traryPattern | (Accepts<br>user-defined text),<br>2.5, 5.5 | Set the pattern bit location used for High Level (VHigh) non transition measurement in Non-PreEmphasis Level Test and Pre-Emphasis Level Test. Use comma separated location value, such as [x,y]. Where x is the start location, y is the end location. | | Configure | VH Pattern -<br>Arbitrary Pattern | VHPattern_ArbitraryPattern | (Accepts<br>user-defined text),<br>011111 | Set the serial pattern search for<br>High Level (VHigh) measurement<br>in Non-PreEmphasis Level Test<br>and Pre-Emphasis Level Test. | | Configure | VH Pattern - PRBS<br>7 | VHPattern | 10111111,<br>1011111, 101111 | Set the pattern for VH measurement to either 1111110, 11110, 1110 or 110. The default setting is 1111110. Maximum 8 bits only. | | Configure | VH Transition Bit<br>Location - Arbitrary<br>Pattern | VHTransBitLocation_Arbitrar<br>yPattern | (Accepts<br>user-defined text),<br>1.4, 1.7 | Set the pattern bit location used for High Level (VHigh) transition measurement in Non-PreEmphasis Level Test and Pre-Emphasis Level Test. Use comma separated location value, such as [x,y]. Where x is the start location, y is the end location. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------------|--------------------------------------------|--------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | VL Non Transition<br>Bit Location -<br>Arbitrary Pattern | VLNonTransBitLocation_Arbi<br>traryPattern | (Accepts user-defined text), 2.5, 5.5 | Set the pattern bit location used for Low Level (VLow) non transition measurement in Non-PreEmphasis Level Test and Pre-Emphasis Level Test. Use comma separated location value, such as [x,y]. Where x is the start location, y is the end location. | | Configure | VL Pattern -<br>Arbitrary Pattern | VLPattern_ArbitraryPattern | (Accepts<br>user-defined text),<br>100000 | Set the serial pattern search for<br>Low Level (VLow) measurement<br>in Non-PreEmphasis Level Test<br>and Pre-Emphasis Level Test. | | Configure | VL Pattern - PRBS 7 | VLPattern | 1010000, 101000 | Set the pattern for VL measurement to either 0000001, 00001, 0001 or 001. The default setting is 0000001. Maximum 8 bits only. | | Configure | VL Transition Bit<br>Location - Arbitrary<br>Pattern | VLTransBitLocation_Arbitrary<br>Pattern | (Accepts<br>user-defined text),<br>1.4, 1.7 | Set the pattern bit location used for Low Level (VLow) transition measurement in Non-PreEmphasis Level Test and Pre-Emphasis Level Test. Use comma separated location value, such as [x,y]. Where x is the start location, y is the end location. | | Configure | VSwing Edges | VSwingCount | (Accepts<br>user-defined text),<br>20, 50, 100 | Set the number of edges required when performing the Vswing measurement. The Vswing value is used to ensure that the waveform is displayed as large as possible in the waveform viewing area. Increasing this value increases the test run time but improves the repeatability of the measurement. | | Configure | VTop & VBase<br>Edges | VTopVBaseEdge | (Accepts<br>user-defined text),<br>10, 50, 100, 500,<br>1000 | Set the number of edges required when performing the VTop and VBase measurements. | | Configure | Vd Vertical<br>Scale/Div (V) | InrushTestVdScale | (Accepts<br>user-defined text),<br>0.1, 0.2, 0.5, 1, 2, 5 | Set the initial vertical scale per<br>division of Vd signal for Inrush<br>Tests. Unit: V. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------------------------------------|------------------------------|---------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Vs Vertical<br>Scale/Div (V) | InrushTestVsScale | (Accepts<br>user-defined text),<br>0.1, 0.2, 0.5, 1, 2, 5 | Set the initial vertical scale per<br>division of Vs signal for Inrush<br>Tests. (Available for DisplayPort<br>CTS 1.2 and above) Unit: V. | | Configure | Zero Frequency<br>(CTLE Without AC<br>Gain) - HBR (MHz) | ZeroFrequencyHBR | (Accepts<br>user-defined text),<br>450, 540, 650, 700,<br>725 | Set the zero frequency of the 2/3<br>Poles CTLE used for HBR tests<br>with cable model at TP3_EQ test<br>point. This configuration only<br>applicable when the [CTLE<br>Model] configuration variable is<br>set to [Normal]. Unit: MHz. | | Configure | Zero Frequency<br>(CTLE Without AC<br>Gain) - HBR No<br>Cable Model (MHz) | ZeroFrequencyHBRNoCable | (Accepts<br>user-defined text),<br>450, 540, 650, 700,<br>725 | Set the zero frequency of the 2/3 Poles CTLE used for HBR tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Zero Frequency<br>(CTLE Without AC<br>Gain) - HBR2 (MHz) | ZeroFrequencyHBR2 | (Accepts<br>user-defined text),<br>450, 540, 640 | Set the zero frequency of the 2/3<br>Poles CTLE used for HBR2 tests<br>with cable model at TP3_EQ test<br>point. This configuration only<br>applicable when the [CTLE<br>Model] configuration variable is<br>set to [Normal]. Unit: MHz. | | Configure | Zero Frequency<br>(CTLE Without AC<br>Gain) - HBR2 No<br>Cable Model (MHz) | ZeroFrequencyHBR2NoCabl<br>e | (Accepts<br>user-defined text),<br>450, 540, 640 | Set the zero frequency of the 2/3 Poles CTLE used for HBR2 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Zero Frequency<br>(CTLE Without AC<br>Gain) - HBR25<br>(MHz) | ZeroFrequencyHBR25 | (Accepts<br>user-defined text),<br>450, 540, 640,<br>1000 | Set the zero frequency of the 2/3 Poles CTLE used for HBR25 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------------------------------|-----------------------------------|-----------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Configure | Zero Frequency<br>(CTLE Without AC<br>Gain) - HBR25 No<br>Cable Model (MHz) | ZeroFrequencyHBR25NoCab<br>le | (Accepts<br>user-defined text),<br>450, 540, 640,<br>1000, 2000 | Set the zero frequency of the 2/3 Poles CTLE used for HBR25 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Zero Frequency<br>(CTLE Without AC<br>Gain) - HBR3 (MHz) | ZeroFrequencyHBR3 | (Accepts<br>user-defined text),<br>450, 505, 540, 640,<br>1000 | Set the zero frequency of the 2/3 Poles CTLE used for HBR3 tests with cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Configure | Zero Frequency<br>(CTLE Without AC<br>Gain) - HBR3 No<br>Cable Model (MHz) | ZeroFrequencyHBR3NoCabl<br>e | (Accepts<br>user-defined text),<br>450, 505, 540, 640,<br>1000 | Set the zero frequency of the 2/3 Poles CTLE used for HBR3 tests without cable model at TP3_EQ test point. This configuration only applicable when the [CTLE Model] configuration variable is set to [Normal]. Unit: MHz. | | Run Tests | Event | RunEvent | (None), Fail, Margin<br>< N, Pass | Names of events that can be used with the StoreMode=Event or RunUntil RunEventAction options | | Run Tests | RunEvent=Margin <<br>N: Minimum<br>required margin % | RunEvent_Margin <<br>N_MinPercent | Any integer in range: 0 <= value <= 99 | Specify N using the 'Minimum required margin %' control. | | Set Up | 1.62 Gbps | 1.62 Gbps | 0.0, 1.0 | Enable or disable Bit Rate 1.62<br>Gbps support. Enable or disable<br>Bit Rate 1.62 Gbps support. | | Set Up | 2.7 Gbps | 2.7 Gbps | 0.0, 1.0 | Enable or disable Bit Rate 2.7<br>Gbps support. Enable or disable<br>Bit Rate 2.7 Gbps support. | | Set Up | 3.24 Gbps | 3.24 Gbps | 0.0, 1.0 | Enable or disable Bit Rate 3.24<br>Gbps support. Enable or disable<br>Bit Rate 3.24 Gbps support. | | Set Up | 5.4 Gbps | 5.4 Gbps | 0.0, 1.0 | Enable or disable Bit Rate 5.4<br>Gbps support. Enable or disable<br>Bit Rate 5.4 Gbps support. | | Set Up | 6.75 Gbps | 6.75 Gbps | 0.0, 1.0 | Enable or disable Bit Rate 6.75<br>Gbps support. Enable or disable<br>Bit Rate 6.75 Gbps support. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------------------|-------------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | 8.1 Gbps | 8.1 Gbps | 0.0, 1.0 | Enable or disable Bit Rate 8.1<br>Gbps support. Enable or disable<br>Bit Rate 8.1 Gbps support. | | Set Up | AUX Channel<br>Controller Mode | DPTCMode | Standard DP Test<br>Mode, Link Training<br>Mode | Select the AUX Channel Controller mode for DisplayPort Test Controller (DPTC) automation. Select the AUX Channel Controller mode for DisplayPort Test Controller (DPTC) automation. | | Set Up | AUX Channel<br>Differential Vertical<br>Offset | perTextOffset | (Accepts user-defined text) | Set the vertical offset of AUX<br>Channel differential signal in mV.<br>Set the vertical offset of AUX<br>Channel differential signal in mV. | | Set Up | AUX Channel<br>Differential Vertical<br>Scale | perTxtVerticalScale | (Accepts user-defined text) | Set the vertical scale of AUX Channel differential signal in mV. Set the vertical scale of AUX Channel differential signal in mV. | | Set Up | AUX Channel<br>Holdoff Time | perTxtHoldOffTime | (Accepts user-defined text) | Set the trigger holdoff time used for signal acquisition of AUX Channel Tests in us. Set the trigger holdoff time used for signal acquisition of AUX Channel Tests in us. | | Set Up | AUX Channel Lane | AuxLane | Channel 1, Channel<br>2, Channel 3,<br>Channel 4 | Select the channel used for AUX Channel Lane when using Differential Probe Connection or AUX Plus Lane when using Single-Ended Connection. Select the channel used for AUX Channel Lane when using Differential Probe Connection or AUX Plus Lane when using Single-Ended Connection. | | Set Up | AUX Channel Lower<br>Threshold | perTxtAuxLowerThreshold | (Accepts<br>user-defined text) | Set the measurement lower threshold used for AUX Channel Tests in mV. Set the measurement lower threshold used for AUX Channel Tests in mV. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------|-------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | AUX Channel<br>Single-Ended<br>Vertical Scale | AUXSEChannelScale | (Accepts user-defined text) | Set the vertical scale of AUX Channel single-ended signal in mV when using Single-Ended Connection. Note: AUX+ and AUX- signal share the same vertical scale. Set the vertical scale of AUX Channel single-ended signal in mV when using Single-Ended Connection. Note: AUX+ and AUX- signal share the same vertical scale. | | Set Up | AUX Channel<br>Trigger Level | perTxtTriggerLevel | (Accepts user-defined text) | Set the trigger level used for signal acquisition of AUX Channel Tests in mV. Set the trigger level used for signal acquisition of AUX Channel Tests in mV. | | Set Up | AUX Channel Upper<br>Threshold | perTxtAuxUpperThreshold | (Accepts user-defined text) | Set the measurement upper<br>threshold used for AUX Channel<br>Tests in mV. Set the<br>measurement upper threshold<br>used for AUX Channel Tests in<br>mV. | | Set Up | AUX Minus Channel<br>Lane | AuxMinusLane | Channel 3, Channel 4 | Select the channel used for AUX Minus Channel Lane when using Single-Ended Connection. Select the channel used for AUX Minus Channel Lane when using Single-Ended Connection. | | Set Up | AUX Minus Channel<br>Probe Offset | ProbeMinusOffset | (Accepts<br>user-defined text) | Set the probe offset in mV of AUX<br>Minus Channel when using<br>Single-Ended Connection. Set<br>the probe offset in mV of AUX<br>Minus Channel when using<br>Single-Ended Connection. | | Set Up | AUX Plus Channel<br>Probe Offset | ProbePlusOffset | (Accepts<br>user-defined text) | Set the probe offset in mV of AUX Channel when using Differential Probe Connection or AUX Plus Channel when using Single-Ended Connection. Set the probe offset in mV of AUX Channel when using Differential Probe Connection or AUX Plus Channel when using Single-Ended Connection. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------------------------|--------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Acquisition Mode<br>(AUX Channel<br>Tests) | AuxChannelAcquisitionMode | Live, Offline | Select the mode used for signal acquisition of AUX Channel Tests. Select the mode used for signal acquisition of AUX Channel Tests. | | Set Up | Analyze Device | AnalyzeDevice | Lane0, Simulated<br>Waveform | Select the device to analyze if 'Analyze Mode' is selected for 'Capture and Analysis Mode'. Select the device to analyze if 'Analyze Mode' is selected for 'Capture and Analysis Mode'. | | Set Up | Arbitrary Pattern<br>Differential<br>Simulated<br>Waveform File | SimulatedArbitraryDifferenti<br>alWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file<br>for differential Arbitrary Pattern.<br>Set the simulated waveform file<br>for differential Arbitrary Pattern. | | Set Up | Arbitrary Pattern<br>Single-Ended<br>Minus Simulated<br>Waveform File | SimulatedArbitrarySingleEnd<br>edMinusWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file<br>for single-ended minus Arbitrary<br>Pattern. Set the simulated<br>waveform file for single-ended<br>minus Arbitrary Pattern. | | Set Up | Arbitrary Pattern<br>Single-Ended Plus<br>Simulated<br>Waveform File | SimulatedArbitrarySingleEnd<br>edPlusWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file<br>for single-ended plus Arbitrary<br>Pattern. Set the simulated<br>waveform file for single-ended<br>plus Arbitrary Pattern. | | Set Up | Capture And<br>Analysis Mode | CaptureAnalysisMode | Standard Mode:<br>Capture and<br>analyze live<br>waveform, Capture<br>Mode: Acquire and<br>store waveforms<br>only, Analyze Mode:<br>Analyze captured<br>waveforms | Select the capture and analysis mode if 'Physical Layer Tests' is selected for 'Test Selection'. Select the capture and analysis mode if 'Physical Layer Tests' is selected for 'Test Selection'. | | Set Up | Clock (Differential<br>Probe) | DMClk | Channel 1, Channel<br>2, Channel 3,<br>Channel 4 | Select the channel used for Dual<br>Mode Clock when using<br>Differential Probe Connection.<br>Select the channel used for Dual<br>Mode Clock when using<br>Differential Probe Connection. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------|-------------------------|-------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Clock Minus (Single<br>Ended) | DMClkMinus | Channel 3, Channel<br>4 | Select the channel used for Dual<br>Mode Clock- when using<br>Single-Ended Connection. Select<br>the channel used for Dual Mode<br>Clock- when using Single-Ended<br>Connection. | | Set Up | Clock Plus (Single<br>Ended) | DMClkPlus | Channel 1, Channel<br>2 | Select the channel used for Dual<br>Mode Clock+ when using<br>Single-Ended Connection. Select<br>the channel used for Dual Mode<br>Clock+ when using Single-Ended<br>Connection. | | Set Up | Comments | Comments | (Accepts user-defined text) | Additional comments. Additional comments. | | Set Up | Connection Setup<br>Complete Status | ConnectionSetupComplete | 0.0, 1.0 | Determine whether the connection setup is completed. Determine whether the connection setup is completed. | | Set Up | Connection Type<br>(AUX Channel<br>Tests) | AUXConnectionType | Differential Probe,<br>Single-Ended (A-B) | Select the connection type, either 'Differential Probe' connection or 'Single-Ended (A-B)' connection for AUX Channel Tests. Select the connection type, either 'Differential Probe' connection or 'Single-Ended (A-B)' connection for AUX Channel Tests. | | Set Up | Connection Type<br>(Dual Mode Tests) | DMConnectionType | Differential Probe,<br>Single-Ended (A-B) | Select the connection type, either 'Differential Probe' connection or 'Single-Ended (A-B)' connection for Dual Mode Tests. Select the connection type, either 'Differential Probe' connection or 'Single-Ended (A-B)' connection for Dual Mode Tests. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|----------------------------------------------|------------------------|-------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Connection Type<br>(Physical Layer<br>Tests) | ConnectionType | Differential Probe,<br>Single-Ended (A-B) | Select the connection type, either 'Differential Probe' connection or 'Single-Ended (A-B)' connection for Physical Layer Tests. If 'Single-Ended Tests' or 'Both' is selected for 'Test Type', only 'Single-Ended (A-B)' connection will be available. Select the connection type, either 'Differential Probe' connection or 'Single-Ended (A-B)' connection for Physical Layer Tests. If 'Single-Ended Tests' or 'Both' is selected for 'Test Type', only 'Single-Ended (A-B)' connection will be available. | | Set Up | Connection Type<br>(Physical Layer<br>Tests) | WaveformConnectionType | Differential Probe,<br>Single-Ended (A-B) | Select the connection type, either 'Differential Probe' connection or 'Single-Ended (A-B)' connection for Physical Layer Tests. If 'Single-Ended Tests' or 'Both' is selected for 'Test Type', only 'Single-Ended (A-B)' connection will be available. Select the connection type, either 'Differential Probe' connection or 'Single-Ended (A-B)' connection for Physical Layer Tests. If 'Single-Ended Tests' or 'Both' is selected for 'Test Type', only 'Single-Ended (A-B)' connection will be available. | | Set Up | Connector<br>Orientation (USB<br>Type-C) | TypeCDUTOrientation | Normal, Inverted | Select the orientation type, either 'Normal' or 'Inverted' for USB Type-C DUT. Select the orientation type, either 'Normal' or 'Inverted' for USB Type-C DUT. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------------------------------|---------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Connector Type | ConnectorType | Standard DP/mDP,<br>USB Type-C | Select the connector type, either 'Standard DP/mDP' or 'USB Type-C'. Note: The connector type will affects the cable model used for TP3_EQ tests. Select the connector type, either 'Standard DP/mDP' or 'USB Type-C'. Note: The connector type will affects the cable model used for TP3_EQ tests. | | Set Up | Consumer Power<br>Profile 1 | ConsumerPowerProfile1 | 0.0, 1.0 | Enable or disable Consumer<br>Power Profile 1 support. Enable<br>or disable Consumer Power<br>Profile 1 support. | | Set Up | Consumer Power<br>Profile 2 | ConsumerPowerProfile2 | 0.0, 1.0 | Enable or disable Consumer<br>Power Profile 2 support. Enable<br>or disable Consumer Power<br>Profile 2 support. | | Set Up | Consumer Power<br>Profile 3 | ConsumerPowerProfile3 | 0.0, 1.0 | Enable or disable Consumer<br>Power Profile 3 support. Enable<br>or disable Consumer Power<br>Profile 3 support. | | Set Up | D10.2 Differential<br>Simulated<br>Waveform File | SimulatedD102DifferentialW aveformFilePath | (Accepts user-defined text) | Set the simulated waveform file for differential D10.2. Set the simulated waveform file for differential D10.2. | | Set Up | D10.2<br>Single-Ended<br>Minus Simulated<br>Waveform File | SimulatedD102SingleEnded<br>MinusWaveformFilePath | (Accepts user-defined text) | Set the simulated waveform file for single-ended minus D10.2. Set the simulated waveform file for single-ended minus D10.2. | | Set Up | D10.2<br>Single-Ended Plus<br>Simulated<br>Waveform File | SimulatedD102SingleEnded<br>PlusWaveformFilePath | (Accepts user-defined text) | Set the simulated waveform file for single-ended plus D10.2. Set the simulated waveform file for single-ended plus D10.2. | | Set Up | DPTC Automation<br>Script File | perTxtScript | (Accepts user-defined text) | Select the script file for DisplayPort Test Controller (DPTC) automation. This script file only applicable if script mode is enabled. Select the script file for DisplayPort Test Controller (DPTC) automation. This script file only applicable if script mode is enabled. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------|------------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | DPTC Configuration | AutomationConfig | (Accepts user-defined text) | Configure the DisplayPort Test Controller (DPTC) remotely. Note: The DisplayPort Test Controller must be enabled before configure the DisplayPort Test Controller remotely. Configure the DisplayPort Test Controller (DPTC) remotely. Note: The DisplayPort Test Controller must be enabled before configure the DisplayPort Test Controller remotely. | | Set Up | Data 0 (Differential<br>Probe) | DMD0 | Channel 1, Channel<br>2, Channel 3,<br>Channel 4 | Select the channel used for Dual<br>Mode Data 0 when using<br>Differential Probe Connection.<br>Select the channel used for Dual<br>Mode Data 0 when using<br>Differential Probe Connection. | | Set Up | Data 0 Minus<br>(Single Ended) | DMD0Minus | Channel 3, Channel<br>4 | Select the channel used for Dual<br>Mode Data 0- when using<br>Single-Ended Connection. Select<br>the channel used for Dual Mode<br>Data 0- when using Single-Ended<br>Connection. | | Set Up | Data 0 Plus (Single<br>Ended) | DMD0Plus | Channel 1, Channel<br>2 | Select the channel used for Dual<br>Mode Data 0+ when using<br>Single-Ended Connection. Select<br>the channel used for Dual Mode<br>Data 0+ when using<br>Single-Ended Connection. | | Set Up | Data 1 (Differential<br>Probe) | DMD1 | Channel 1, Channel<br>2, Channel 3,<br>Channel 4 | Select the channel used for Dual<br>Mode Data 1 when using<br>Differential Probe Connection.<br>Select the channel used for Dual<br>Mode Data 1 when using<br>Differential Probe Connection. | | Set Up | Data 1 Minus<br>(Single Ended) | DMD1Minus | Channel 3, Channel<br>4 | Select the channel used for Dual<br>Mode Data 1- when using<br>Single-Ended Connection. Select<br>the channel used for Dual Mode<br>Data 1- when using Single-Ended<br>Connection. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------|----------------|--------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Data 1 Plus (Single<br>Ended) | DMD1Plus | Channel 1, Channel 2 | Select the channel used for Dual<br>Mode Data 1+ when using<br>Single-Ended Connection. Select<br>the channel used for Dual Mode<br>Data 1+ when using<br>Single-Ended Connection. | | Set Up | Data 2 (Differential<br>Probe) | DMD2 | Channel 1, Channel<br>2, Channel 3,<br>Channel 4 | Select the channel used for Dual<br>Mode Data 2 when using<br>Differential Probe Connection.<br>Select the channel used for Dual<br>Mode Data 2 when using<br>Differential Probe Connection. | | Set Up | Data 2 Minus<br>(Single Ended) | DMD2Minus | Channel 3, Channel<br>4 | Select the channel used for Dual<br>Mode Data 2- when using<br>Single-Ended Connection. Select<br>the channel used for Dual Mode<br>Data 2- when using Single-Ended<br>Connection. | | Set Up | Data 2 Plus (Single<br>Ended) | DMD2Plus | Channel 1, Channel 2 | Select the channel used for Dual<br>Mode Data 2+ when using<br>Single-Ended Connection. Select<br>the channel used for Dual Mode<br>Data 2+ when using<br>Single-Ended Connection. | | Set Up | Data Pattern | DataPattern | Standard DP<br>Pattern, Arbitrary<br>Pattern | Select the data pattern, either 'Standard DP Pattern' or 'Arbitrary Pattern'. Select the data pattern, either 'Standard DP Pattern' or 'Arbitrary Pattern'. | | Set Up | De-Embed Fixture | DeEmbedFixture | 0.0, 1.0 | Enable or disable fixture<br>de-embedding based on the<br>'Fixture Type' selected. Enable or<br>disable fixture de-embedding<br>based on the 'Fixture Type'<br>selected. | | Set Up | Device ID | DeviceID | (Accepts user-defined text) | Device identifier. Device identifier. | | Set Up | Device Type (AUX<br>Channel Tests) | AUXDUTType | Source | Select the device type, either 'Source' or 'Sink' for AUX Channel Tests. Select the device type, either 'Source' or 'Sink' for AUX Channel Tests. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------|---------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Device Type (Dual<br>Mode Tests) | DualModeDUTType | Source | Select the device type, only 'Source' for Dual Mode Tests. Select the device type, only 'Source' for Dual Mode Tests. | | Set Up | Device Type<br>(Physical Layer<br>Tests) | DUTType | Source | Select the device type, either 'Source', 'Sink' or 'Cable' for Physical Layer Tests. Select the device type, either 'Source', 'Sink' or 'Cable' for Physical Layer Tests. | | Set Up | DisplayPort Alt<br>Mode | DPAltMode | Alt Mode: DP 4<br>Lanes, Alt Mode:<br>DP 2 + 2 | Select the DisplayPort Alt Mode supported by the DUT, either 'DP 4 Lanes' or 'DP 2 + 2'. Select the DisplayPort Alt Mode supported by the DUT, either 'DP 4 Lanes' or 'DP 2 + 2'. | | Set Up | DisplayPort Test<br>Controller | AutomatedType | AUXAUX1,<br>JBertBSim,<br>JBertSim,<br>NDUTControl,<br>PulseGenSim,<br>STMicro, TCPIP,<br>Unigraf.UCD323G2,<br>UnigrafDPTC | Select the DisplayPort Test<br>Controller (DPTC) used for<br>automation. Select the<br>DisplayPort Test Controller<br>(DPTC) used for automation. | | Set Up | Enable DPTC<br>Automation | pcbEnableAutomation | 0.0, 1.0 | Enable or disable DisplayPort Test Controller (DPTC) automation. Enable or disable DisplayPort Test Controller (DPTC) automation. | | Set Up | Enable Type-C<br>Controller<br>Automation | EnableTypeCTestController | 0.0, 1.0 | Enable or disable USB Type-C<br>Test Controller automation.<br>Enable or disable USB Type-C<br>Test Controller automation. | | Set Up | Fixture Type | FixtureType | Wilder Tech<br>DP-TPA-P/<br>BIT-DP-PTF-0003,<br>Wilder Tech<br>mDP-TPA-P/<br>BIT-mDP-PTF-000<br>1, Keysight<br>W2641B, Luxshare<br>ICT mDP Plug,<br>Other | Select the fixture type based on the actual fixture used for the test. If the actual fixture used is not listed, please select 'Other'. Select the fixture type based on the actual fixture used for the test. If the actual fixture used is not listed, please select 'Other'. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------------------------|-----------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | HBR2 Preferred<br>Level Setting with<br>Cable Model | PreferredLevelPreEmphasis | Swing 0/ Pre-emphasis 0/ PC2 Level 0, Swing 0/ Pre-emphasis 1/ PC2 Level 0, Swing 0/ Pre-emphasis 2/ PC2 Level 0, Swing 1/ Pre-emphasis 0/ PC2 Level 0, Swing 1/ Pre-emphasis 1/ PC2 Level 0, Swing 1/ Pre-emphasis 2/ PC2 Level 0, Swing 2/ Pre-emphasis 0/ PC2 Level 0, Swing 2/ Pre-emphasis 1/ PC2 Level 0, Swing 2/ Pre-emphasis 1/ PC2 Level 0 | Select the preferred voltage level, pre-emphasis level and post-cursor 2 level for HBR2 TP3_EQ tests with cable model. Select the preferred voltage level, pre-emphasis level and post-cursor 2 level for HBR2 TP3_EQ tests with cable model. | | Set Up | HBR2 Preferred<br>Level Setting with<br>No Cable Model | PreferredNoCableLevelPreE mphasis | Swing 0/ Pre-emphasis 0/ PC2 Level 0, Swing 0/ Pre-emphasis 1/ PC2 Level 0, Swing 0/ Pre-emphasis 2/ PC2 Level 0, Swing 1/ Pre-emphasis 0/ PC2 Level 0, Swing 1/ Pre-emphasis 1/ PC2 Level 0, Swing 1/ Pre-emphasis 2/ PC2 Level 0, Swing 2/ Pre-emphasis 0/ PC2 Level 0, Swing 2/ Pre-emphasis 1/ PC2 Level 0, Swing 2/ Pre-emphasis 1/ PC2 Level 0 | Select the preferred voltage level, pre-emphasis level and post-cursor 2 level for HBR2 TP3_EQ tests with no cable model. Select the preferred voltage level, pre-emphasis level and post-cursor 2 level for HBR2 TP3_EQ tests with no cable model. | | Set Up | HBR2CPAT<br>Differential<br>Simulated<br>Waveform File | SimulatedHBR2CPATDifferen<br>tialWaveformFilePath | (Accepts user-defined text) | Set the simulated waveform file<br>for differential HBR2CPAT. Set<br>the simulated waveform file for<br>differential HBR2CPAT. | | Set Up | HBR2CPAT<br>Single-Ended<br>Minus Simulated<br>Waveform File | SimulatedHBR2CPATSingleE<br>ndedMinusWaveformFilePat<br>h | (Accepts user-defined text) | Set the simulated waveform file<br>for single-ended minus<br>HBR2CPAT. Set the simulated<br>waveform file for single-ended<br>minus HBR2CPAT. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------------|------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | HBR2CPAT<br>Single-Ended Plus<br>Simulated<br>Waveform File | SimulatedHBR2CPATSingleE<br>ndedPlusWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file<br>for single-ended plus HBR2CPAT.<br>Set the simulated waveform file<br>for single-ended plus HBR2CPAT. | | Set Up | HBR3 Preferred<br>Level Setting with<br>Cable Model | HBR3PreferredLevelPreEmp hasis | Swing 0/ Pre-emphasis 0/ PC2 Level 0, Swing 0/ Pre-emphasis 1/ PC2 Level 0, Swing 0/ Pre-emphasis 2/ PC2 Level 0, Swing 1/ Pre-emphasis 0/ PC2 Level 0, Swing 1/ Pre-emphasis 1/ PC2 Level 0, Swing 1/ Pre-emphasis 2/ PC2 Level 0, Swing 2/ Pre-emphasis 0/ PC2 Level 0, Swing 2/ Pre-emphasis 1/ PC2 Level 0, Swing 2/ Pre-emphasis 1/ PC2 Level 0 | Select the preferred voltage level, pre-emphasis level and post-cursor 2 level for HBR3 TP3_EQ tests with cable model. Select the preferred voltage level, pre-emphasis level and post-cursor 2 level for HBR3 TP3_EQ tests with cable model. | | Set Up | HBR3 Preferred<br>Level Setting with<br>No Cable Model | HBR3PreferredNoCableLevel<br>PreEmphasis | Swing 0/ Pre-emphasis 0/ PC2 Level 0, Swing 0/ Pre-emphasis 1/ PC2 Level 0, Swing 0/ Pre-emphasis 2/ PC2 Level 0, Swing 1/ Pre-emphasis 0/ PC2 Level 0, Swing 1/ Pre-emphasis 1/ PC2 Level 0, Swing 1/ Pre-emphasis 2/ PC2 Level 0, Swing 2/ Pre-emphasis 0/ PC2 Level 0, Swing 2/ Pre-emphasis 1/ PC2 Level 0, Swing 2/ Pre-emphasis 1/ PC2 Level 0 | Select the preferred voltage level, pre-emphasis level and post-cursor 2 level for HBR3 TP3_EQ tests with no cable model. Select the preferred voltage level, pre-emphasis level and post-cursor 2 level for HBR3 TP3_EQ tests with no cable model. | | Set Up | Lane | Lane | 1 Lane, 2 Lanes, 4<br>Lanes | Select the number of lane(s) supported by the DUT. Select the number of lane(s) supported by the DUT. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------|------------|--------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Lane 0 (Differential<br>Probe) | Lane0 | Channel 1, Channel<br>2, Channel 3,<br>Channel 4 | Select the channel used for Lane<br>0 when using Differential Probe<br>Connection. Select the channel<br>used for Lane 0 when using<br>Differential Probe Connection. | | Set Up | Lane 0 Minus<br>(Single Ended) | Lane0Minus | Channel 3, Channel 4 | Select the channel used for Lane 0- when using Single-Ended Connection. Select the channel used for Lane 0- when using Single-Ended Connection. | | Set Up | Lane 0 Plus (Single<br>Ended) | Lane0Plus | Channel 1, Channel 2 | Select the channel used for Lane<br>0+ when using Single-Ended<br>Connection. Select the channel<br>used for Lane 0+ when using<br>Single-Ended Connection. | | Set Up | Lane 1 (Differential<br>Probe) | Lane1 | Channel 1, Channel<br>2, Channel 3,<br>Channel 4 | Select the channel used for Lane 1 when using Differential Probe Connection. Select the channel used for Lane 1 when using Differential Probe Connection. | | Set Up | Lane 1 Minus<br>(Single Ended) | Lane1Minus | Channel 3, Channel 4 | Select the channel used for Lane 1- when using Single-Ended Connection. Select the channel used for Lane 1- when using Single-Ended Connection. | | Set Up | Lane 1 Plus (Single<br>Ended) | Lane1Plus | Channel 1, Channel 2 | Select the channel used for Lane 1+ when using Single-Ended Connection. Select the channel used for Lane 1+ when using Single-Ended Connection. | | Set Up | Lane 2 (Differential<br>Probe) | Lane2 | Channel 1, Channel<br>2, Channel 3,<br>Channel 4 | Select the channel used for Lane 2 when using Differential Probe Connection. Select the channel used for Lane 2 when using Differential Probe Connection. | | Set Up | Lane 2 Minus<br>(Single Ended) | Lane2Minus | Channel 3, Channel 4 | Select the channel used for Lane 2- when using Single-Ended Connection. Select the channel used for Lane 2- when using Single-Ended Connection. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|---------------------------------------------------------------------------------|-------------|--------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Lane 2 Plus (Single<br>Ended) | Lane2Plus | Channel 1, Channel 2 | Select the channel used for Lane<br>2+ when using Single-Ended<br>Connection. Select the channel<br>used for Lane 2+ when using<br>Single-Ended Connection. | | Set Up | Lane 3 (Differential<br>Probe) | Lane3 | Channel 1, Channel<br>2, Channel 3,<br>Channel 4 | Select the channel used for Lane 3 when using Differential Probe Connection. Select the channel used for Lane 3 when using Differential Probe Connection. | | Set Up | Lane 3 Minus<br>(Single Ended) | Lane3Minus | Channel 3, Channel<br>4 | Select the channel used for Lane 3- when using Single-Ended Connection. Select the channel used for Lane 3- when using Single-Ended Connection. | | Set Up | Lane 3 Plus (Single<br>Ended) | Lane3Plus | Channel 1, Channel<br>2 | Select the channel used for Lane<br>3+ when using Single-Ended<br>Connection. Select the channel<br>used for Lane 3+ when using<br>Single-Ended Connection. | | Set Up | Lane A (2 Lanes and<br>4 Lanes, Differential<br>Probe, Physical<br>Layer Tests) | LaneA | Lane O | Select the first lane (Lane A) if number of channels is less than number of lanes when using Differential Probe Connection. Select the first lane (Lane A) if number of channels is less than number of lanes when using Differential Probe Connection. | | Set Up | Lane A (2 Lanes and<br>4 Lanes,<br>Single-Ended,<br>Physical Layer<br>Tests) | LaneASMA | Lane O | Select the first lane (Lane A) if number of channels is less than number of lanes when using Single-Ended Connection. Select the first lane (Lane A) if number of channels is less than number of lanes when using Single-Ended Connection. | | Set Up | Lane A (Differential<br>Probe, Dual Mode<br>Tests) | DMLaneADiff | Clock | Select the first lane (Lane A) if number of channels is less than number of lanes when using Differential Probe Connection. Select the first lane (Lane A) if number of channels is less than number of lanes when using Differential Probe Connection. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|---------------------------------------------------------------------|-------------|------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Lane A<br>(Single-Ended, Dual<br>Mode Tests) | DMLaneASMA | Clock | Select the first lane (Lane A) if number of channels is less than number of lanes when using Single-Ended Connection. Select the first lane (Lane A) if number of channels is less than number of lanes when using Single-Ended Connection. | | Set Up | Lane B (4 Lanes,<br>Differential Probe,<br>Physical Layer<br>Tests) | LaneB | Lane 0 | Select the second lane (Lane B) if number of channels is less than number of lanes when using Differential Probe Connection. Select the second lane (Lane B) if number of channels is less than number of lanes when using Differential Probe Connection. | | Set Up | Lane B (4 Lanes,<br>Single-Ended,<br>Physical Layer<br>Tests) | LaneBSMA | Lane 0 | Select the second lane (Lane B) if<br>number of channels is less than<br>number of lanes when using<br>Single-Ended Connection. Select<br>the second lane (Lane B) if<br>number of channels is less than<br>number of lanes when using<br>Single-Ended Connection. | | Set Up | Lane B (Differential<br>Probe, Dual Mode<br>Tests) | DMLaneBDiff | Data 0, Data 1, Data<br>2 | Select the second lane (Lane B) if number of channels is less than number of lanes when using Differential Probe Connection. Select the second lane (Lane B) if number of channels is less than number of lanes when using Differential Probe Connection. | | Set Up | Lane B<br>(Single-Ended, Dual<br>Mode Tests) | DMLaneBSMA | Data 0, Data 1, Data<br>2 | Select the second lane (Lane B) if number of channels is less than number of lanes when using Single-Ended Connection. Select the second lane (Lane B) if number of channels is less than number of lanes when using Single-Ended Connection. | | Set Up | N7015A Cable | N7015ACable | Without Cable,<br>With Cable | Select whether the N7015A fixture include additional cable. Select whether the N7015A fixture include additional cable. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------------------------------|-----------------------------------------------------|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | No of Channels<br>(Dual Mode Tests) | DMConnectionChannels | 2 Channels, 4<br>Channels | Select the number of channel(s) based on the actual number of channel(s) used for Dual Mode Tests. Select the number of channel(s) based on the actual number of channel(s) used for Dual Mode Tests. | | Set Up | No of Channels<br>(Physical Layer<br>Tests) | ConnectionSetting | 1 Channel | Select the number of channel(s) based on the actual number of channel(s) used for Physical Layer Tests. Select the number of channel(s) based on the actual number of channel(s) used for Physical Layer Tests. | | Set Up | Number of Save<br>Waveform (AUX<br>Channel Tests) | perTxtAcquisitionNo | (Accepts<br>user-defined text) | Set the number of waveform to be saved for offline processing of AUX Channel Tests. Set the number of waveform to be saved for offline processing of AUX Channel Tests. | | Set Up | Operator ID | OperatorID | (Accepts user-defined text) | Operator identifier. Operator identifier. | | Set Up | PCTPAT Differential<br>Simulated<br>Waveform File | SimulatedPCTPATDifferential<br>WaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file for differential PCTPAT. Set the simulated waveform file for differential PCTPAT. | | Set Up | PCTPAT<br>Single-Ended<br>Minus Simulated<br>Waveform File | SimulatedPCTPATSingleEnd<br>edMinusWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file for single-ended minus PCTPAT. Set the simulated waveform file for single-ended minus PCTPAT. | | Set Up | PCTPAT<br>Single-Ended Plus<br>Simulated<br>Waveform File | SimulatedPCTPATSingleEnd<br>edPlusWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file for single-ended plus PCTPAT. Set the simulated waveform file for single-ended plus PCTPAT. | | Set Up | PLTPAT Differential<br>Simulated<br>Waveform File | SimulatedPLTPATDifferential<br>WaveformFilePath | (Accepts user-defined text) | Set the simulated waveform file for differential PLTPAT. Set the simulated waveform file for differential PLTPAT. | | Set Up | PLTPAT<br>Single-Ended<br>Minus Simulated<br>Waveform File | SimulatedPLTPATSingleEnde<br>dMinusWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file for single-ended minus PLTPAT. Set the simulated waveform file for single-ended minus PLTPAT. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|------------------------------------------------------------|----------------------------------------------------|--------------------------------|-------------------------------------------------------------------------------------------------------------------------------| | Set Up | PLTPAT<br>Single-Ended Plus<br>Simulated<br>Waveform File | SimulatedPLTPATSingleEnde<br>dPlusWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file for single-ended plus PLTPAT. Set the simulated waveform file for single-ended plus PLTPAT. | | Set Up | PRBS 7 Differential<br>Simulated<br>Waveform File | SimulatedPRBS7Differential<br>WaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file for differential PRBS 7. Set the simulated waveform file for differential PRBS 7. | | Set Up | PRBS 7<br>Single-Ended<br>Minus Simulated<br>Waveform File | SimulatedPRBS7SingleEnde<br>dMinusWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file for single-ended minus PRBS 7. Set the simulated waveform file for single-ended minus PRBS 7. | | Set Up | PRBS 7<br>Single-Ended Plus<br>Simulated<br>Waveform File | SimulatedPRBS7SingleEnde<br>dPlusWaveformFilePath | (Accepts<br>user-defined text) | Set the simulated waveform file for single-ended plus PRBS 7. Set the simulated waveform file for single-ended plus PRBS 7. | | Set Up | Post-Cursor 2 Level<br>0 | Level 0 | 0.0, 1.0 | Enable or disable Post-Cursor 2<br>Level 0 support. Enable or<br>disable Post-Cursor 2 Level 0<br>support. | | Set Up | Post-Cursor 2 Level<br>1 | Level 1 | 0.0, 1.0 | Enable or disable Post-Cursor 2<br>Level 1 support. Enable or<br>disable Post-Cursor 2 Level 1<br>support. | | Set Up | Post-Cursor 2 Level<br>2 | Level 2 | 0.0, 1.0 | Enable or disable Post-Cursor 2<br>Level 2 support. Enable or<br>disable Post-Cursor 2 Level 2<br>support. | | Set Up | Post-Cursor 2 Level<br>3 | Level 3 | 0.0, 1.0 | Enable or disable Post-Cursor 2<br>Level 3 support. Enable or<br>disable Post-Cursor 2 Level 3<br>support. | | Set Up | Pre-emphasis 0 | Pre-emphasis 0 | 0.0, 1.0 | Enable or disable Pre-emphasis<br>Level 0 support. Enable or<br>disable Pre-emphasis Level 0<br>support. | | Set Up | Pre-emphasis 1 | Pre-emphasis 1 | 0.0, 1.0 | Enable or disable Pre-emphasis<br>Level 1 support. Enable or<br>disable Pre-emphasis Level 1<br>support. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|--------------------------------------------|--------------------------|-----------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Pre-emphasis 2 | Pre-emphasis 2 | 0.0, 1.0 | Enable or disable Pre-emphasis<br>Level 2 support. Enable or<br>disable Pre-emphasis Level 2<br>support. | | Set Up | Pre-emphasis 3 | Pre-emphasis 3 | 0.0, 1.0 | Enable or disable Pre-emphasis<br>Level 3 support. Enable or<br>disable Pre-emphasis Level 3<br>support. | | Set Up | Project ID | ProjectID | (Accepts user-defined text) | Project identifier. Project identifier. | | Set Up | Provider Power<br>Profile 1 | ProviderPowerProfile1 | 0.0, 1.0 | Enable or disable Provider Power<br>Profile 1 support. Enable or<br>disable Provider Power Profile 1<br>support. | | Set Up | Provider Power<br>Profile 2 | ProviderPowerProfile2 | 0.0, 1.0 | Enable or disable Provider Power<br>Profile 2 support. Enable or<br>disable Provider Power Profile 2<br>support. | | Set Up | Provider Power<br>Profile 3 | ProviderPowerProfile3 | 0.0, 1.0 | Enable or disable Provider Power<br>Profile 3 support. Enable or<br>disable Provider Power Profile 3<br>support. | | Set Up | Reference Device<br>(AUX Channel<br>Tests) | ReferenceDUTConnectivity | Yes, No | Select whether a reference source or sink is connected for AUX Channel Tests. Select whether a reference source or sink is connected for AUX Channel Tests. | | Set Up | SSC | SSCOption | Disabled, Enabled,<br>Both | Select the SSC capability supported by the DUT. Select the SSC capability supported by the DUT. | | Set Up | SSC Disabled | SSC Disabled | 0.0, 1.0 | Enable or disable SSC Disabled support. Enable or disable SSC Disabled support. | | Set Up | SSC Enabled | SSC Enabled | 0.0, 1.0 | Enable or disable SSC Enabled support. Enable or disable SSC Enabled support. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-------------------------------------------------------|---------------------------------------------------|---------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Save Waveform<br>Type (AUX Channel<br>Tests) | AUXWaveformType | AUX Channel Tests,<br>AUX Channel<br>Calibration Tests,<br>AUX Channel<br>Sensitivity Tests | Select the type of waveform to be saved for AUX Channel Tests. Select the type of waveform to be saved for AUX Channel Tests. | | Set Up | Show Normative<br>Tests Only | HideInformative | 0.0, 1.0 | Enable or disable show<br>normative tests only. Enable or<br>disable show normative tests<br>only. | | Set Up | TMDS Clock<br>Frequency (Dual<br>Mode Tests) | DualModeTMDSClockFreque<br>ncy | 25MHz to 165MHz,<br>165MHz to<br>600MHz | Select the TMDS clock frequency range supported by the DUT. Select the TMDS clock frequency range supported by the DUT. | | Set Up | TPS4 Differential<br>Simulated<br>Waveform File | SimulatedTPS4DifferentialW aveformFilePath | (Accepts user-defined text) | Set the simulated waveform file for differential TPS4. Set the simulated waveform file for differential TPS4. | | Set Up | TPS4 Single-Ended<br>Minus Simulated<br>Waveform File | SimulatedTPS4SingleEnded<br>MinusWaveformFilePath | (Accepts user-defined text) | Set the simulated waveform file for single-ended minus TPS4. Set the simulated waveform file for single-ended minus TPS4. | | Set Up | TPS4 Single-Ended<br>Plus Simulated<br>Waveform File | SimulatedTPS4SingleEnded<br>PlusWaveformFilePath | (Accepts user-defined text) | Set the simulated waveform file for single-ended plus TPS4. Set the simulated waveform file for single-ended plus TPS4. | | Set Up | Test Selection | TestLayer | Physical Layer<br>Tests | Select the test selection. Select the test selection. | | Set Up | Test Setup<br>Complete Status | TestSetupComplete | 0.0, 1.0 | Determine whether the test setup is completed. Determine whether the test setup is completed. | | Set Up | Test Specification | DPCTSVersion | 1.2b, 1.4a, 1.4,<br>DPoC 1.4a, DPoC,<br>MyDP 1.0, MyDP<br>HBR25 | Select the test specification. Select the test specification. | | Set Up | Test Tools | TestTools | CTLE Optimization | Select the test tools if 'Test Tools' is selected for 'Test Selection'. Select the test tools if 'Test Tools' is selected for 'Test Selection'. | Table 2 Configuration Variables and Values (continued) | GUI<br>Location | Label | Variable | Values | Description | |-----------------|-----------------------------------|-----------------------|----------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Set Up | Test Type | TestType | Differential Tests,<br>Single-Ended<br>Tests, Both | Select the test type, either 'Differential Tests', 'Single-Ended Tests' or 'Both' if 'Source' is selected for 'Device Type'. Note: For 'Both', both differential tests and single-ended tests will be available with single-ended connection. Select the test type, either 'Differential Tests', 'Single-Ended Tests' or 'Both' if 'Source' is selected for 'Device Type'. Note: For 'Both', both differential tests and single-ended tests will be available with single-ended connection. | | Set Up | Voltage Level<br>Swing 0 | Swing 0 | 0.0, 1.0 | Enable or disable Voltage Level<br>Swing 0 support. Enable or<br>disable Voltage Level Swing 0<br>support. | | Set Up | Voltage Level<br>Swing 1 | Swing 1 | 0.0, 1.0 | Enable or disable Voltage Level<br>Swing 1 support. Enable or<br>disable Voltage Level Swing 1<br>support. | | Set Up | Voltage Level<br>Swing 2 | Swing 2 | 0.0, 1.0 | Enable or disable Voltage Level<br>Swing 2 support. Enable or<br>disable Voltage Level Swing 2<br>support. | | Set Up | Voltage Level<br>Swing 3 | Swing 3 | 0.0, 1.0 | Enable or disable Voltage Level<br>Swing 3 support. Enable or<br>disable Voltage Level Swing 3<br>support. | | Set Up | Waveform Setup<br>Complete Status | WaveformSetupComplete | 0.0, 1.0 | Determine whether the waveform setup is completed. Determine whether the waveform setup is completed. | ## 3 Test Names and IDs The following table shows the mapping between each test's numeric ID and name. The numeric ID is required by various remote interface methods. - Name The name of the test as it appears on the user interface Select Tests tab. - Test ID The number to use with the RunTests method. - Description The description of the test as it appears on the user interface Select Tests tab. For example, if the graphical user interface displays this tree in the **Select Tests** tab: - · All Tests - Rise Time - Fall Time then you would expect to see something like this in the table below: **Table 3** Example Test Names and IDs | Name | Test ID | Description | |-----------|---------|---------------------------| | Fall Time | 110 | Measures clock fall time. | | Rise Time | 100 | Measures clock rise time. | and you would run these tests remotely using: ``` ARSL syntax --------- arsl -a ipaddress -c "SelectedTests '100,110'" arsl -a ipaddress -c "Run" C# syntax ------- remoteAte.SelectedTests = new int[]{100,110}; remoteAte.Run(); ``` Here are the actual Test names and IDs used by this application. Listed at the end, you may also find: - Deprecated IDs and their replacements. - · Macro IDs which may be used to select multiple related tests at the same time. NOTE The file, "TestInfo.txt", which may be found in the same directory as this help file, contains all of the information found in the table below in a format suitable for parsing. **Table 4** Test IDs and Names | Name | TestID | Description | |-----------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 0 - Eye Diagram Test<br>(TP2_CTLE) - Arbitrary Pattern | 1316011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP2_CTLE) - TPS4 | 1216011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP3_CTLE) - Arbitrary Pattern | 1316001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP3_CTLE) - TPS4 | 1216001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP3_DFE) (VESA DFE Tool) -<br>Arbitrary Pattern | 1318001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP3_DFE) (VESA DFE Tool) - TPS4 | 1218001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP3_DFE) - Arbitrary Pattern | 1317001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP3_DFE) - TPS4 | 1217001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 0 - Eye Diagram Test<br>(TP3_EQ) - Arbitrary Pattern | 1315001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP3_EQ) - HBR2CPAT | 1215001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP3_EQ) - PRBS 7 | 1211001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP_RX_DFE) - Arbitrary Pattern | 1319001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test<br>(TP_RX_DFE) - TPS4 | 1219001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test -<br>Arbitrary Pattern | 1310001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test -<br>PRBS 7 | 1210001 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) (VESA<br>DFE Tool) - Arbitrary Pattern | 1318011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) (VESA<br>DFE Tool) - TPS4 | 1218011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1317011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 0 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) - TPS4 | 1217011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1315011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) -<br>HBR2CPAT | 1215011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) - PRBS 7 | 1211011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test with<br>No Cable Model (TP_RX_DFE) -<br>Arbitrary Pattern | 1319011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 0 - Eye Diagram Test with<br>No Cable Model (TP_RX_DFE) -<br>TPS4 | 1219011 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP2_CTLE) - Arbitrary Pattern | 1316012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP2_CTLE) - TPS4 | 1216012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP3_CTLE) - Arbitrary Pattern | 1316002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP3_CTLE) - TPS4 | 1216002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 1 - Eye Diagram Test<br>(TP3_DFE) (VESA DFE Tool) -<br>Arbitrary Pattern | 1318002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP3_DFE) (VESA DFE Tool) - TPS4 | 1218002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP3_DFE) - Arbitrary Pattern | 1317002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP3_DFE) - TPS4 | 1217002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP3_EQ) - Arbitrary Pattern | 1315002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP3_EQ) - HBR2CPAT | 1215002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP3_EQ) - PRBS 7 | 1211002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP_RX_DFE) - Arbitrary Pattern | 1319002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test<br>(TP_RX_DFE) - TPS4 | 1219002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test -<br>Arbitrary Pattern | 1310002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 1 - Eye Diagram Test -<br>PRBS 7 | 1210002 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) (VESA<br>DFE Tool) - Arbitrary Pattern | 1318012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) (VESA<br>DFE Tool) - TPS4 | 1218012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1317012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) - TPS4 | 1217012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1315012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) -<br>HBR2CPAT | 1215012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) - PRBS 7 | 1211012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test with<br>No Cable Model (TP_RX_DFE) -<br>Arbitrary Pattern | 1319012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 1 - Eye Diagram Test with<br>No Cable Model (TP_RX_DFE) -<br>TPS4 | 1219012 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 2 - Eye Diagram Test<br>(TP2_CTLE) - Arbitrary Pattern | 1316013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP2_CTLE) - TPS4 | 1216013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP3_CTLE) - Arbitrary Pattern | 1316003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP3_CTLE) - TPS4 | 1216003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP3_DFE) (VESA DFE Tool) -<br>Arbitrary Pattern | 1318003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP3_DFE) (VESA DFE Tool) - TPS4 | 1218003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP3_DFE) - Arbitrary Pattern | 1317003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP3_DFE) - TPS4 | 1217003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP3_EQ) - Arbitrary Pattern | 1315003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP3_EQ) - HBR2CPAT | 1215003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 2 - Eye Diagram Test<br>(TP3_EQ) - PRBS 7 | 1211003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP_RX_DFE) - Arbitrary Pattern | 1319003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test<br>(TP_RX_DFE) - TPS4 | 1219003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test -<br>Arbitrary Pattern | 1310003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test -<br>PRBS 7 | 1210003 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) (VESA<br>DFE Tool) - Arbitrary Pattern | 1318013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) (VESA<br>DFE Tool) - TPS4 | 1218013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1317013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) - TPS4 | 1217013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1315013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 2 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) -<br>HBR2CPAT | 1215013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) - PRBS 7 | 1211013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test with<br>No Cable Model (TP_RX_DFE) -<br>Arbitrary Pattern | 1319013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 2 - Eye Diagram Test with<br>No Cable Model (TP_RX_DFE) -<br>TPS4 | 1219013 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP2_CTLE) - Arbitrary Pattern | 1316014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP2_CTLE) - TPS4 | 1216014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP3_CTLE) - Arbitrary Pattern | 1316004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP3_CTLE) - TPS4 | 1216004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP3_DFE) (VESA DFE Tool) -<br>Arbitrary Pattern | 1318004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP3_DFE) (VESA DFE Tool) - TPS4 | 1218004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------------------|---------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 3 - Eye Diagram Test<br>(TP3_DFE) - Arbitrary Pattern | 1317004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP3_DFE) - TPS4 | 1217004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP3_EQ) - Arbitrary Pattern | 1315004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP3_EQ) - HBR2CPAT | 1215004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP3_EQ) - PRBS 7 | 1211004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP_RX_DFE) - Arbitrary Pattern | 1319004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test<br>(TP_RX_DFE) - TPS4 | 1219004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test -<br>Arbitrary Pattern | 1310004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test -<br>PRBS 7 | 1210004 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) (VESA<br>DFE Tool) - Arbitrary Pattern | 1318014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.1 Lane 3 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) (VESA<br>DFE Tool) - TPS4 | 1218014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1317014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test with<br>No Cable Model (TP3_DFE) - TPS4 | 1217014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1315014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) -<br>HBR2CPAT | 1215014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test with<br>No Cable Model (TP3_EQ) - PRBS 7 | 1211014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test with<br>No Cable Model (TP_RX_DFE) -<br>Arbitrary Pattern | 1319014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.1 Lane 3 - Eye Diagram Test with<br>No Cable Model (TP_RX_DFE) -<br>TPS4 | 1219014 | To evaluate the waveform to ensure that timing variabilities and amplitude trajectories are such to support the overall DisplayPort system objectives of Bit Error Rate in data transmission. | | 3.10 Lane 0 - AC Common Mode<br>Test (HBR) (Informative) - Arbitrary<br>Pattern | 1311000102 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (HBR) (Informative) - PRBS 7 | 1211000102 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (HBR2) (Informative) -<br>Arbitrary Pattern | 1311000103 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------| | 3.10 Lane 0 - AC Common Mode<br>Test (HBR2) (Informative) - PRBS 7 | 1211000103 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (HBR2.5) (Informative) -<br>Arbitrary Pattern | 1311000104 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (HBR2.5) (Informative) - PRBS<br>7 | 1211000104 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (HBR3) (Informative) -<br>Arbitrary Pattern | 1311000105 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (HBR3) (Informative) - PRBS 7 | 1211000105 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (Informative) - Arbitrary<br>Pattern | 13110001 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (Informative) - PRBS 7 | 12110001 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (Informative) - TPS4 | 12110011 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (RBR) (Informative) - Arbitrary<br>Pattern | 1311000101 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 0 - AC Common Mode<br>Test (RBR) (Informative) - PRBS 7 | 1211000101 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (HBR) (Informative) - Arbitrary<br>Pattern | 1311000202 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (HBR) (Informative) - PRBS 7 | 1211000202 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (HBR2) (Informative) -<br>Arbitrary Pattern | 1311000203 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------| | 3.10 Lane 1 - AC Common Mode<br>Test (HBR2) (Informative) - PRBS 7 | 1211000203 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (HBR2.5) (Informative) -<br>Arbitrary Pattern | 1311000204 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (HBR2.5) (Informative) - PRBS<br>7 | 1211000204 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (HBR3) (Informative) -<br>Arbitrary Pattern | 1311000205 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (HBR3) (Informative) - PRBS 7 | 1211000205 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (Informative) - Arbitrary<br>Pattern | 13110002 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (Informative) - PRBS 7 | 12110002 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (Informative) - TPS4 | 12110012 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (RBR) (Informative) - Arbitrary<br>Pattern | 1311000201 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 1 - AC Common Mode<br>Test (RBR) (Informative) - PRBS 7 | 1211000201 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (HBR) (Informative) - Arbitrary<br>Pattern | 1311000302 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (HBR) (Informative) - PRBS 7 | 1211000302 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (HBR2) (Informative) -<br>Arbitrary Pattern | 1311000303 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------| | 3.10 Lane 2 - AC Common Mode<br>Test (HBR2) (Informative) - PRBS 7 | 1211000303 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (HBR2.5) (Informative) -<br>Arbitrary Pattern | 1311000304 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (HBR2.5) (Informative) - PRBS<br>7 | 1211000304 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (HBR3) (Informative) -<br>Arbitrary Pattern | 1311000305 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (HBR3) (Informative) - PRBS 7 | 1211000305 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (Informative) - Arbitrary<br>Pattern | 13110003 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (Informative) - PRBS 7 | 12110003 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (Informative) - TPS4 | 12110013 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (RBR) (Informative) - Arbitrary<br>Pattern | 1311000301 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 2 - AC Common Mode<br>Test (RBR) (Informative) - PRBS 7 | 1211000301 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (HBR) (Informative) - Arbitrary<br>Pattern | 1311000402 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (HBR) (Informative) - PRBS 7 | 1211000402 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (HBR2) (Informative) -<br>Arbitrary Pattern | 1311000403 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------| | 3.10 Lane 3 - AC Common Mode<br>Test (HBR2) (Informative) - PRBS 7 | 1211000403 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (HBR2.5) (Informative) -<br>Arbitrary Pattern | 1311000404 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (HBR2.5) (Informative) - PRBS<br>7 | 1211000404 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (HBR3) (Informative) -<br>Arbitrary Pattern | 1311000405 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (HBR3) (Informative) - PRBS 7 | 1211000405 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (Informative) - Arbitrary<br>Pattern | 13110004 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (Informative) - PRBS 7 | 12110004 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (Informative) - TPS4 | 12110014 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (RBR) (Informative) - Arbitrary<br>Pattern | 1311000401 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.10 Lane 3 - AC Common Mode<br>Test (RBR) (Informative) - PRBS 7 | 1211000401 | To evaluate the AC common mode noise, or true and complement mismatch, of the differential data line of a DisplayPort interface. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(HBR) - Arbitrary Pattern | 1330001002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(HBR) - PRBS 7 | 1230001002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(HBR2) - Arbitrary Pattern | 1330001003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(HBR2) - PRBS 7 | 1230001003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(HBR2.5) - Arbitrary Pattern | 1330001004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 0 - Non ISI Jitter Test<br>(HBR2.5) - PRBS 7 | 1230001004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(HBR3) - Arbitrary Pattern | 1330001005 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(HBR3) - PRBS 7 | 1230001005 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(RBR) - Arbitrary Pattern | 1330001001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(RBR) - PRBS 7 | 1230001001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(TP2_CTLE) - Arbitrary Pattern | 1334011 | To evaluate the Non ISI Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(TP2_CTLE) - TPS4 | 1234011 | To evaluate the Non ISI Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(TP3_CTLE) - Arbitrary Pattern | 1334001 | To evaluate the Non ISI Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(TP3_CTLE) - TPS4 | 1234001 | To evaluate the Non ISI Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(TP3_DFE) - Arbitrary Pattern | 1331001 | To evaluate the Non ISI Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Non ISI Jitter Test<br>(TP3_DFE) - TPS4 | 1231001 | To evaluate the Non ISI Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Non ISI Jitter Test -<br>Arbitrary Pattern | 1330001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 0 - Non ISI Jitter Test -<br>HBR2CPAT | 1232001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test -<br>PRBS 7 | 1230001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test -<br>TPS4 | 1233001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 0 - Non ISI Jitter Test<br>with No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1331011 | To evaluate the Non ISI Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Non ISI Jitter Test<br>with No Cable Model (TP3_DFE) -<br>TPS4 | 1231011 | To evaluate the Non ISI Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Total Jitter Test<br>(TP2_CTLE) - Arbitrary Pattern | 1323011 | To evaluate the Total Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Total Jitter Test<br>(TP2_CTLE) - TPS4 | 1223011 | To evaluate the Total Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Total Jitter Test<br>(TP3_CTLE) - Arbitrary Pattern | 1323001 | To evaluate the Total Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Total Jitter Test<br>(TP3_CTLE) - TPS4 | 1223001 | To evaluate the Total Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Total Jitter Test<br>(TP3_DFE) - Arbitrary Pattern | 1324001 | To evaluate the Total Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 0 - Total Jitter Test<br>(TP3_DFE) - TPS4 | 1224001 | To evaluate the Total Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1324011 | To evaluate the Total Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_DFE) - TPS4 | 1224011 | To evaluate the Total Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(HBR) - Arbitrary Pattern | 1330002002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(HBR) - PRBS 7 | 1230002002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(HBR2) - Arbitrary Pattern | 1330002003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(HBR2) - PRBS 7 | 1230002003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(HBR2.5) - Arbitrary Pattern | 1330002004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(HBR2.5) - PRBS 7 | 1230002004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(HBR3) - Arbitrary Pattern | 1330002005 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(HBR3) - PRBS 7 | 1230002005 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(RBR) - Arbitrary Pattern | 1330002001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(RBR) - PRBS 7 | 1230002001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(TP2_CTLE) - Arbitrary Pattern | 1334012 | To evaluate the Non ISI Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 1 - Non ISI Jitter Test<br>(TP2_CTLE) - TPS4 | 1234012 | To evaluate the Non ISI Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(TP3_CTLE) - Arbitrary Pattern | 1334002 | To evaluate the Non ISI Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(TP3_CTLE) - TPS4 | 1234002 | To evaluate the Non ISI Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(TP3_DFE) - Arbitrary Pattern | 1331002 | To evaluate the Non ISI Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Non ISI Jitter Test<br>(TP3_DFE) - TPS4 | 1231002 | To evaluate the Non ISI Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Non ISI Jitter Test -<br>Arbitrary Pattern | 1330002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test -<br>HBR2CPAT | 1232002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test -<br>PRBS 7 | 1230002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test -<br>TPS4 | 1233002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 1 - Non ISI Jitter Test<br>with No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1331012 | To evaluate the Non ISI Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 1 - Non ISI Jitter Test<br>with No Cable Model (TP3_DFE) -<br>TPS4 | 1231012 | To evaluate the Non ISI Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Total Jitter Test<br>(TP2_CTLE) - Arbitrary Pattern | 1323012 | To evaluate the Total Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Total Jitter Test<br>(TP2_CTLE) - TPS4 | 1223012 | To evaluate the Total Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Total Jitter Test<br>(TP3_CTLE) - Arbitrary Pattern | 1323002 | To evaluate the Total Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Total Jitter Test<br>(TP3_CTLE) - TPS4 | 1223002 | To evaluate the Total Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Total Jitter Test<br>(TP3_DFE) - Arbitrary Pattern | 1324002 | To evaluate the Total Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Total Jitter Test<br>(TP3_DFE) - TPS4 | 1224002 | To evaluate the Total Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1324012 | To evaluate the Total Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_DFE) - TPS4 | 1224012 | To evaluate the Total Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(HBR) - Arbitrary Pattern | 1330003002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(HBR) - PRBS 7 | 1230003002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(HBR2) - Arbitrary Pattern | 1330003003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(HBR2) - PRBS 7 | 1230003003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(HBR2.5) - Arbitrary Pattern | 1330003004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(HBR2.5) - PRBS 7 | 1230003004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(HBR3) - Arbitrary Pattern | 1330003005 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(HBR3) - PRBS 7 | 1230003005 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(RBR) - Arbitrary Pattern | 1330003001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(RBR) - PRBS 7 | 1230003001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(TP2_CTLE) - Arbitrary Pattern | 1334013 | To evaluate the Non ISI Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(TP2_CTLE) - TPS4 | 1234013 | To evaluate the Non ISI Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(TP3_CTLE) - Arbitrary Pattern | 1334003 | To evaluate the Non ISI Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 2 - Non ISI Jitter Test<br>(TP3_CTLE) - TPS4 | 1234003 | To evaluate the Non ISI Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(TP3_DFE) - Arbitrary Pattern | 1331003 | To evaluate the Non ISI Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Non ISI Jitter Test<br>(TP3_DFE) - TPS4 | 1231003 | To evaluate the Non ISI Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Non ISI Jitter Test -<br>Arbitrary Pattern | 1330003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test -<br>HBR2CPAT | 1232003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test -<br>PRBS 7 | 1230003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test -<br>TPS4 | 1233003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 2 - Non ISI Jitter Test<br>with No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1331013 | To evaluate the Non ISI Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Non ISI Jitter Test<br>with No Cable Model (TP3_DFE) -<br>TPS4 | 1231013 | To evaluate the Non ISI Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Total Jitter Test<br>(TP2_CTLE) - Arbitrary Pattern | 1323013 | To evaluate the Total Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 2 - Total Jitter Test<br>(TP2_CTLE) - TPS4 | 1223013 | To evaluate the Total Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Total Jitter Test<br>(TP3_CTLE) - Arbitrary Pattern | 1323003 | To evaluate the Total Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Total Jitter Test<br>(TP3_CTLE) - TPS4 | 1223003 | To evaluate the Total Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Total Jitter Test<br>(TP3_DFE) - Arbitrary Pattern | 1324003 | To evaluate the Total Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Total Jitter Test<br>(TP3_DFE) - TPS4 | 1224003 | To evaluate the Total Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1324013 | To evaluate the Total Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_DFE) - TPS4 | 1224013 | To evaluate the Total Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(HBR) - Arbitrary Pattern | 1330004002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(HBR) - PRBS 7 | 1230004002 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(HBR2) - Arbitrary Pattern | 1330004003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 3 - Non ISI Jitter Test<br>(HBR2) - PRBS 7 | 1230004003 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(HBR2.5) - Arbitrary Pattern | 1330004004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(HBR2.5) - PRBS 7 | 1230004004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(HBR3) - Arbitrary Pattern | 1330004005 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(HBR3) - PRBS 7 | 1230004005 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(RBR) - Arbitrary Pattern | 1330004001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(RBR) - PRBS 7 | 1230004001 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(TP2_CTLE) - Arbitrary Pattern | 1334014 | To evaluate the Non ISI Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(TP2_CTLE) - TPS4 | 1234014 | To evaluate the Non ISI Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(TP3_CTLE) - Arbitrary Pattern | 1334004 | To evaluate the Non ISI Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(TP3_CTLE) - TPS4 | 1234004 | To evaluate the Non ISI Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Non ISI Jitter Test<br>(TP3_DFE) - Arbitrary Pattern | 1331004 | To evaluate the Non ISI Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 3 - Non ISI Jitter Test<br>(TP3_DFE) - TPS4 | 1231004 | To evaluate the Non ISI Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Non ISI Jitter Test -<br>Arbitrary Pattern | 1330004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test -<br>HBR2CPAT | 1232004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test -<br>PRBS 7 | 1230004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test -<br>TPS4 | 1233004 | To evaluate the amount of Non ISI Jitter accompanying the data transmission. | | 3.11 Lane 3 - Non ISI Jitter Test<br>with No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1331014 | To evaluate the Non ISI Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Non ISI Jitter Test<br>with No Cable Model (TP3_DFE) -<br>TPS4 | 1231014 | To evaluate the Non ISI Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Total Jitter Test<br>(TP2_CTLE) - Arbitrary Pattern | 1323014 | To evaluate the Total Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Total Jitter Test<br>(TP2_CTLE) - TPS4 | 1223014 | To evaluate the Total Jitter (TP2_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Total Jitter Test<br>(TP3_CTLE) - Arbitrary Pattern | 1323004 | To evaluate the Total Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.11 Lane 3 - Total Jitter Test<br>(TP3_CTLE) - TPS4 | 1223004 | To evaluate the Total Jitter (TP3_CTLE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Total Jitter Test<br>(TP3_DFE) - Arbitrary Pattern | 1324004 | To evaluate the Total Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Total Jitter Test<br>(TP3_DFE) - TPS4 | 1224004 | To evaluate the Total Jitter (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_DFE) -<br>Arbitrary Pattern | 1324014 | To evaluate the Total Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.11 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_DFE) - TPS4 | 1224014 | To evaluate the Total Jitter with No Cable Model (TP3_DFE) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Deterministic Jitter<br>Test (TP3_EQ) - Arbitrary Pattern | 1336001 | To evaluate the Deterministic Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Deterministic Jitter<br>Test (TP3_EQ) - D10.2 | 1235001 | To evaluate the Deterministic Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Deterministic Jitter<br>Test (TP3_EQ) - HBR2CPAT | 1236001 | To evaluate the Deterministic Jitter No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 0 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- Arbitrary Pattern | 1336011 | To evaluate the Deterministic Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- D10.2 | 1235011 | To evaluate the Deterministic Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- HBR2CPAT | 1236011 | To evaluate the Deterministic Jitter No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Random Jitter Test<br>(TP3_EQ) - Arbitrary Pattern | 1338001 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Random Jitter Test<br>(TP3_EQ) - D10.2 | 1238001 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Random Jitter Test<br>with No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1338011 | To evaluate the Random Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Random Jitter Test<br>with No Cable Model (TP3_EQ) -<br>D10.2 | 1238011 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(HBR) - Arbitrary Pattern | 1320001002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 0 - Total Jitter Test<br>(HBR) - PRBS 7 | 1220001002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(HBR2) - Arbitrary Pattern | 1320001003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(HBR2) - PRBS 7 | 1220001003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(HBR2.5) - Arbitrary Pattern | 1320001004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(HBR2.5) - PRBS 7 | 1220001004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(HBR3) - Arbitrary Pattern | 1320001005 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(HBR3) - PRBS 7 | 1220001005 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(RBR) - Arbitrary Pattern | 1320001001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 0 - Total Jitter Test<br>(RBR) - PRBS 7 | 1220001001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (HBR) - Arbitrary Pattern | 1322001002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (HBR) - HBR2CPAT | 1222001002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (HBR2) - Arbitrary Pattern | 1322001003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (HBR2) - HBR2CPAT | 1222001003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (HBR2.5) - Arbitrary<br>Pattern | 1322001004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (HBR2.5) - HBR2CPAT | 1222001004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (HBR3) - Arbitrary Pattern | 1322001005 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (HBR3) - HBR2CPAT | 1222001005 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (RBR) - Arbitrary Pattern | 1322001001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) (RBR) - HBR2CPAT | 1222001001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) - Arbitrary Pattern | 1322001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) - D10.2 | 1221001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) - HBR2CPAT | 1222001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test<br>(TP3_EQ) - PRBS 7 | 1225001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test -<br>Arbitrary Pattern | 1320001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 0 - Total Jitter Test -<br>PRBS 7 | 1220001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR) -<br>Arbitrary Pattern | 1322011002 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR) -<br>HBR2CPAT | 1222011002 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2) -<br>Arbitrary Pattern | 1322011003 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2) -<br>HBR2CPAT | 1222011003 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2.5)<br>- Arbitrary Pattern | 1322011004 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2.5)<br>- HBR2CPAT | 1222011004 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR3) -<br>Arbitrary Pattern | 1322011005 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR3) -<br>HBR2CPAT | 1222011005 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (RBR) -<br>Arbitrary Pattern | 1322011001 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (RBR) -<br>HBR2CPAT | 1222011001 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1322011 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) - D10.2 | 1221011 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) -<br>HBR2CPAT | 1222011 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 0 - Total Jitter Test with<br>No Cable Model (TP3_EQ) - PRBS 7 | 1225011 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Deterministic Jitter<br>Test (TP3_EQ) - Arbitrary Pattern | 1336002 | To evaluate the Deterministic Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 1 - Deterministic Jitter<br>Test (TP3_EQ) - D10.2 | 1235002 | To evaluate the Deterministic Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Deterministic Jitter<br>Test (TP3_EQ) - HBR2CPAT | 1236002 | To evaluate the Deterministic Jitter No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- Arbitrary Pattern | 1336012 | To evaluate the Deterministic Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- D10.2 | 1235012 | To evaluate the Deterministic Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- HBR2CPAT | 1236012 | To evaluate the Deterministic Jitter No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Random Jitter Test<br>(TP3_EQ) - Arbitrary Pattern | 1338002 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Random Jitter Test<br>(TP3_EQ) - D10.2 | 1238002 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Random Jitter Test<br>with No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1338012 | To evaluate the Random Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 1 - Random Jitter Test<br>with No Cable Model (TP3_EQ) -<br>D10.2 | 1238012 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(HBR) - Arbitrary Pattern | 1320002002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(HBR) - PRBS 7 | 1220002002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(HBR2) - Arbitrary Pattern | 1320002003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(HBR2) - PRBS 7 | 1220002003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(HBR2.5) - Arbitrary Pattern | 1320002004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(HBR2.5) - PRBS 7 | 1220002004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(HBR3) - Arbitrary Pattern | 1320002005 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 1 - Total Jitter Test<br>(HBR3) - PRBS 7 | 1220002005 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(RBR) - Arbitrary Pattern | 1320002001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(RBR) - PRBS 7 | 1220002001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (HBR) - Arbitrary Pattern | 1322002002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (HBR) - HBR2CPAT | 1222002002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (HBR2) - Arbitrary Pattern | 1322002003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (HBR2) - HBR2CPAT | 1222002003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (HBR2.5) - Arbitrary<br>Pattern | 1322002004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (HBR2.5) - HBR2CPAT | 1222002004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (HBR3) - Arbitrary Pattern | 1322002005 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (HBR3) - HBR2CPAT | 1222002005 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (RBR) - Arbitrary Pattern | 1322002001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) (RBR) - HBR2CPAT | 1222002001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) - Arbitrary Pattern | 1322002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) - D10.2 | 1221002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) - HBR2CPAT | 1222002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 1 - Total Jitter Test<br>(TP3_EQ) - PRBS 7 | 1225002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test -<br>Arbitrary Pattern | 1320002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test -<br>PRBS 7 | 1220002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR) -<br>Arbitrary Pattern | 1322012002 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR) -<br>HBR2CPAT | 1222012002 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2) -<br>Arbitrary Pattern | 1322012003 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2) -<br>HBR2CPAT | 1222012003 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2.5)<br>- Arbitrary Pattern | 1322012004 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2.5)<br>- HBR2CPAT | 1222012004 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR3) -<br>Arbitrary Pattern | 1322012005 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR3) -<br>HBR2CPAT | 1222012005 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (RBR) -<br>Arbitrary Pattern | 1322012001 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (RBR) -<br>HBR2CPAT | 1222012001 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1322012 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) - D10.2 | 1221012 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) -<br>HBR2CPAT | 1222012 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------------|---------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 1 - Total Jitter Test with<br>No Cable Model (TP3_EQ) - PRBS 7 | 1225012 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Deterministic Jitter<br>Test (TP3_EQ) - Arbitrary Pattern | 1336003 | To evaluate the Deterministic Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Deterministic Jitter<br>Test (TP3_EQ) - D10.2 | 1235003 | To evaluate the Deterministic Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Deterministic Jitter<br>Test (TP3_EQ) - HBR2CPAT | 1236003 | To evaluate the Deterministic Jitter No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- Arbitrary Pattern | 1336013 | To evaluate the Deterministic Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- D10.2 | 1235013 | To evaluate the Deterministic Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- HBR2CPAT | 1236013 | To evaluate the Deterministic Jitter No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Random Jitter Test<br>(TP3_EQ) - Arbitrary Pattern | 1338003 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 2 - Random Jitter Test<br>(TP3_EQ) - D10.2 | 1238003 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Random Jitter Test<br>with No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1338013 | To evaluate the Random Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Random Jitter Test<br>with No Cable Model (TP3_EQ) -<br>D10.2 | 1238013 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(HBR) - Arbitrary Pattern | 1320003002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(HBR) - PRBS 7 | 1220003002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(HBR2) - Arbitrary Pattern | 1320003003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(HBR2) - PRBS 7 | 1220003003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(HBR2.5) - Arbitrary Pattern | 1320003004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 2 - Total Jitter Test<br>(HBR2.5) - PRBS 7 | 1220003004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(HBR3) - Arbitrary Pattern | 1320003005 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(HBR3) - PRBS 7 | 1220003005 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(RBR) - Arbitrary Pattern | 1320003001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(RBR) - PRBS 7 | 1220003001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (HBR) - Arbitrary Pattern | 1322003002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (HBR) - HBR2CPAT | 1222003002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (HBR2) - Arbitrary Pattern | 1322003003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (HBR2) - HBR2CPAT | 1222003003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (HBR2.5) - Arbitrary<br>Pattern | 1322003004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (HBR2.5) - HBR2CPAT | 1222003004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (HBR3) - Arbitrary Pattern | 1322003005 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (HBR3) - HBR2CPAT | 1222003005 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (RBR) - Arbitrary Pattern | 1322003001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) (RBR) - HBR2CPAT | 1222003001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) - Arbitrary Pattern | 1322003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) - D10.2 | 1221003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) - HBR2CPAT | 1222003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test<br>(TP3_EQ) - PRBS 7 | 1225003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test -<br>Arbitrary Pattern | 1320003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test -<br>PRBS 7 | 1220003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR) -<br>Arbitrary Pattern | 1322013002 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR) -<br>HBR2CPAT | 1222013002 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2) -<br>Arbitrary Pattern | 1322013003 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2) -<br>HBR2CPAT | 1222013003 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2.5)<br>- Arbitrary Pattern | 1322013004 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2.5)<br>- HBR2CPAT | 1222013004 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR3) -<br>Arbitrary Pattern | 1322013005 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR3) -<br>HBR2CPAT | 1222013005 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (RBR) -<br>Arbitrary Pattern | 1322013001 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (RBR) -<br>HBR2CPAT | 1222013001 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1322013 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) - D10.2 | 1221013 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) -<br>HBR2CPAT | 1222013 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 2 - Total Jitter Test with<br>No Cable Model (TP3_EQ) - PRBS 7 | 1225013 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Deterministic Jitter<br>Test (TP3_EQ) - Arbitrary Pattern | 1336004 | To evaluate the Deterministic Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Deterministic Jitter<br>Test (TP3_EQ) - D10.2 | 1235004 | To evaluate the Deterministic Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Deterministic Jitter<br>Test (TP3_EQ) - HBR2CPAT | 1236004 | To evaluate the Deterministic Jitter No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- Arbitrary Pattern | 1336014 | To evaluate the Deterministic Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- D10.2 | 1235014 | To evaluate the Deterministic Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 3 - Deterministic Jitter<br>Test with No Cable Model (TP3_EQ)<br>- HBR2CPAT | 1236014 | To evaluate the Deterministic Jitter No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Random Jitter Test<br>(TP3_EQ) - Arbitrary Pattern | 1338004 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Random Jitter Test<br>(TP3_EQ) - D10.2 | 1238004 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Random Jitter Test<br>with No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1338014 | To evaluate the Random Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Random Jitter Test<br>with No Cable Model (TP3_EQ) -<br>D10.2 | 1238014 | To evaluate the Random Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(HBR) - Arbitrary Pattern | 1320004002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(HBR) - PRBS 7 | 1220004002 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(HBR2) - Arbitrary Pattern | 1320004003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 3 - Total Jitter Test<br>(HBR2) - PRBS 7 | 1220004003 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(HBR2.5) - Arbitrary Pattern | 1320004004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(HBR2.5) - PRBS 7 | 1220004004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(HBR3) - Arbitrary Pattern | 1320004005 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(HBR3) - PRBS 7 | 1220004005 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(RBR) - Arbitrary Pattern | 1320004001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(RBR) - PRBS 7 | 1220004001 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (HBR) - Arbitrary Pattern | 1322004002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-----------------------------------------------------------------------------|------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (HBR) - HBR2CPAT | 1222004002 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (HBR2) - Arbitrary Pattern | 1322004003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (HBR2) - HBR2CPAT | 1222004003 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (HBR2.5) - Arbitrary<br>Pattern | 1322004004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (HBR2.5) - HBR2CPAT | 1222004004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (HBR3) - Arbitrary Pattern | 1322004005 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (HBR3) - HBR2CPAT | 1222004005 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (RBR) - Arbitrary Pattern | 1322004001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) (RBR) - HBR2CPAT | 1222004001 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) - Arbitrary Pattern | 1322004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) - D10.2 | 1221004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) - HBR2CPAT | 1222004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test<br>(TP3_EQ) - PRBS 7 | 1225004 | To evaluate the Total Jitter (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test -<br>Arbitrary Pattern | 1320004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test -<br>PRBS 7 | 1220004 | To evaluate the total jitter accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR) -<br>Arbitrary Pattern | 1322014002 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR) -<br>HBR2CPAT | 1222014002 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2) -<br>Arbitrary Pattern | 1322014003 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2) -<br>HBR2CPAT | 1222014003 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2.5)<br>- Arbitrary Pattern | 1322014004 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR2.5)<br>- HBR2CPAT | 1222014004 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR3) -<br>Arbitrary Pattern | 1322014005 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (HBR3) -<br>HBR2CPAT | 1222014005 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (RBR) -<br>Arbitrary Pattern | 1322014001 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------|------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) (RBR) -<br>HBR2CPAT | 1222014001 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) -<br>Arbitrary Pattern | 1322014 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) - D10.2 | 1221014 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) -<br>HBR2CPAT | 1222014 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.12 Lane 3 - Total Jitter Test with<br>No Cable Model (TP3_EQ) - PRBS 7 | 1225014 | To evaluate the Total Jitter with No Cable Model (TP3_EQ) accompanying the data transmission at either an explicit bit error rate of 1E-9 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | 3.13 Lane 0 - Unit Interval Test<br>(HBR) (Informative) - PRBS 7 | 1216000102 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 0 - Unit Interval Test<br>(HBR2) (Informative) - PRBS 7 | 1216000103 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 0 - Unit Interval Test<br>(HBR2.5) (Informative) - PRBS 7 | 1216000104 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 0 - Unit Interval Test<br>(HBR3) (Informative) - PRBS 7 | 1216000105 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 0 - Unit Interval Test<br>(Informative) - PRBS 7 | 12160001 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 3.13 Lane 0 - Unit Interval Test<br>(RBR) (Informative) - PRBS 7 | 1216000101 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 1 - Unit Interval Test<br>(HBR) (Informative) - PRBS 7 | 1216000202 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 1 - Unit Interval Test<br>(HBR2) (Informative) - PRBS 7 | 1216000203 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 1 - Unit Interval Test<br>(HBR2.5) (Informative) - PRBS 7 | 1216000204 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 1 - Unit Interval Test<br>(HBR3) (Informative) - PRBS 7 | 1216000205 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 1 - Unit Interval Test<br>(Informative) - PRBS 7 | 12160002 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 1 - Unit Interval Test<br>(RBR) (Informative) - PRBS 7 | 1216000201 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 2 - Unit Interval Test<br>(HBR) (Informative) - PRBS 7 | 1216000302 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 2 - Unit Interval Test<br>(HBR2) (Informative) - PRBS 7 | 1216000303 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 2 - Unit Interval Test<br>(HBR2.5) (Informative) - PRBS 7 | 1216000304 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 2 - Unit Interval Test<br>(HBR3) (Informative) - PRBS 7 | 1216000305 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 2 - Unit Interval Test<br>(Informative) - PRBS 7 | 12160003 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 2 - Unit Interval Test<br>(RBR) (Informative) - PRBS 7 | 1216000301 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------| | 3.13 Lane 3 - Unit Interval Test<br>(HBR) (Informative) - PRBS 7 | 1216000402 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 3 - Unit Interval Test<br>(HBR2) (Informative) - PRBS 7 | 1216000403 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 3 - Unit Interval Test<br>(HBR2.5) (Informative) - PRBS 7 | 1216000404 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 3 - Unit Interval Test<br>(HBR3) (Informative) - PRBS 7 | 1216000405 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 3 - Unit Interval Test<br>(Informative) - PRBS 7 | 12160004 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.13 Lane 3 - Unit Interval Test<br>(RBR) (Informative) - PRBS 7 | 1216000401 | To evaluate the overall variation in the Unit Interval width over at least one full SSC cycle to ensure it stays within the spec limit of 300PPM | | 3.14 Lane 0 - Main Link Frequency<br>Compliance (Maximum) - D10.2 | 12190001 | To evaluate the rate variation under all conditions does not exceed +300PPM as set by the DisplayPort standard. | | 3.14 Lane 0 - Main Link Frequency<br>Compliance (Minimum) - D10.2 | 12191001 | To evaluate the rate variation under all conditions does not exceed -5300PPM as set by the DisplayPort standard. | | 3.14 Lane 0 - Main Link Frequency<br>Compliance (SSC Disabled) -<br>Arbitrary Pattern | 1319300101 | | | 3.14 Lane 0 - Main Link Frequency<br>Compliance (SSC Disabled) -<br>D10.2 | 1219300101 | | | 3.14 Lane 0 - Main Link Frequency<br>Compliance (SSC Enabled) -<br>Arbitrary Pattern | 1319300102 | | | 3.14 Lane 0 - Main Link Frequency<br>Compliance (SSC Enabled) - D10.2 | 1219300102 | | | 3.14 Lane 0 - Main Link Frequency<br>Compliance - Arbitrary Pattern | 13193001 | | | 3.14 Lane 0 - Main Link Frequency<br>Compliance - D10.2 | 12193001 | | | 3.14 Lane 1 - Main Link Frequency<br>Compliance (Maximum) - D10.2 | 12190002 | To evaluate the rate variation under all conditions does not exceed +300PPM as set by the DisplayPort standard. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------| | 3.14 Lane 1 - Main Link Frequency<br>Compliance (Minimum) - D10.2 | 12191002 | To evaluate the rate variation under all conditions does not exceed -5300PPM as set by the DisplayPort standard. | | 3.14 Lane 1 - Main Link Frequency<br>Compliance (SSC Disabled) -<br>Arbitrary Pattern | 1319300201 | | | 3.14 Lane 1 - Main Link Frequency<br>Compliance (SSC Disabled) -<br>D10.2 | 1219300201 | | | 3.14 Lane 1 - Main Link Frequency<br>Compliance (SSC Enabled) -<br>Arbitrary Pattern | 1319300202 | | | 3.14 Lane 1 - Main Link Frequency<br>Compliance (SSC Enabled) - D10.2 | 1219300202 | | | 3.14 Lane 1 - Main Link Frequency<br>Compliance - Arbitrary Pattern | 13193002 | | | 3.14 Lane 1 - Main Link Frequency<br>Compliance - D10.2 | 12193002 | | | 3.14 Lane 2 - Main Link Frequency<br>Compliance (Maximum) - D10.2 | 12190003 | To evaluate the rate variation under all conditions does not exceed +300PPM as set by the DisplayPort standard. | | 3.14 Lane 2 - Main Link Frequency<br>Compliance (Minimum) - D10.2 | 12191003 | To evaluate the rate variation under all conditions does not exceed -5300PPM as set by the DisplayPort standard. | | 3.14 Lane 2 - Main Link Frequency<br>Compliance (SSC Disabled) -<br>Arbitrary Pattern | 1319300301 | | | 3.14 Lane 2 - Main Link Frequency<br>Compliance (SSC Disabled) -<br>D10.2 | 1219300301 | | | 3.14 Lane 2 - Main Link Frequency<br>Compliance (SSC Enabled) -<br>Arbitrary Pattern | 1319300302 | | | 3.14 Lane 2 - Main Link Frequency<br>Compliance (SSC Enabled) - D10.2 | 1219300302 | | | 3.14 Lane 2 - Main Link Frequency<br>Compliance - Arbitrary Pattern | 13193003 | | | 3.14 Lane 2 - Main Link Frequency<br>Compliance - D10.2 | 12193003 | | | 3.14 Lane 3 - Main Link Frequency<br>Compliance (Maximum) - D10.2 | 12190004 | To evaluate the rate variation under all conditions does not exceed +300PPM as set by the DisplayPort standard. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------|------------|------------------------------------------------------------------------------------------------------------------| | 3.14 Lane 3 - Main Link Frequency<br>Compliance (Minimum) - D10.2 | 12191004 | To evaluate the rate variation under all conditions does not exceed -5300PPM as set by the DisplayPort standard. | | 3.14 Lane 3 - Main Link Frequency<br>Compliance (SSC Disabled) -<br>Arbitrary Pattern | 1319300401 | | | 3.14 Lane 3 - Main Link Frequency<br>Compliance (SSC Disabled) -<br>D10.2 | 1219300401 | | | 3.14 Lane 3 - Main Link Frequency<br>Compliance (SSC Enabled) -<br>Arbitrary Pattern | 1319300402 | | | 3.14 Lane 3 - Main Link Frequency<br>Compliance (SSC Enabled) - D10.2 | 1219300402 | | | 3.14 Lane 3 - Main Link Frequency<br>Compliance - Arbitrary Pattern | 13193004 | | | 3.14 Lane 3 - Main Link Frequency<br>Compliance - D10.2 | 12193004 | | | 3.15 Lane 0 - SSC Modulation<br>Frequency Test - Arbitrary Pattern | 13170001 | | | 3.15 Lane 0 - SSC Modulation<br>Frequency Test - D10.2 | 12170001 | | | 3.15 Lane 1 - SSC Modulation<br>Frequency Test - Arbitrary Pattern | 13170002 | | | 3.15 Lane 1 - SSC Modulation<br>Frequency Test - D10.2 | 12170002 | | | 3.15 Lane 2 - SSC Modulation<br>Frequency Test - Arbitrary Pattern | 13170003 | | | 3.15 Lane 2 - SSC Modulation<br>Frequency Test - D10.2 | 12170003 | | | 3.15 Lane 3 - SSC Modulation<br>Frequency Test - Arbitrary Pattern | 13170004 | | | 3.15 Lane 3 - SSC Modulation<br>Frequency Test - D10.2 | 12170004 | | | 3.16 Lane 0 - SSC Modulation<br>Deviation Test - Arbitrary Pattern | 13180001 | | | 3.16 Lane 0 - SSC Modulation<br>Deviation Test - D10.2 | 12180001 | | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------| | 3.16 Lane 1 - SSC Modulation<br>Deviation Test - Arbitrary Pattern | 13180002 | | | 3.16 Lane 1 - SSC Modulation<br>Deviation Test - D10.2 | 12180002 | | | 3.16 Lane 2 - SSC Modulation<br>Deviation Test - Arbitrary Pattern | 13180003 | | | 3.16 Lane 2 - SSC Modulation<br>Deviation Test - D10.2 | 12180003 | | | 3.16 Lane 3 - SSC Modulation<br>Deviation Test - Arbitrary Pattern | 13180004 | | | 3.16 Lane 3 - SSC Modulation<br>Deviation Test - D10.2 | 12180004 | | | 3.17 Lane 0 - SSC Deviation HF<br>Variation Test (Informative) -<br>Arbitrary Pattern | 13200001 | | | 3.17 Lane 0 - SSC Deviation HF<br>Variation Test (Informative) - D10.2 | 12200001 | | | 3.17 Lane 1 - SSC Deviation HF<br>Variation Test (Informative) -<br>Arbitrary Pattern | 13200002 | | | 3.17 Lane 1 - SSC Deviation HF<br>Variation Test (Informative) - D10.2 | 12200002 | | | 3.17 Lane 2 - SSC Deviation HF<br>Variation Test (Informative) -<br>Arbitrary Pattern | 13200003 | | | 3.17 Lane 2 - SSC Deviation HF<br>Variation Test (Informative) - D10.2 | 12200003 | | | 3.17 Lane 3 - SSC Deviation HF<br>Variation Test (Informative) -<br>Arbitrary Pattern | 13200004 | | | 3.17 Lane 3 - SSC Deviation HF<br>Variation Test (Informative) - D10.2 | 12200004 | | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 0) - PRBS 7 | 1260001001 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 1) - PRBS 7 | 1260001002 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 1/Swing 0) -<br>PRBS 7 | 1261001 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------| | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 2) - PRBS 7 | 1260001003 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>Arbitrary Pattern | 1364101 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>PLTPAT | 1264101 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>PRBS 7 | 1264001 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>Arbitrary Pattern | 1362101 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>PLTPAT | 1262101 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>PRBS 7 | 1262001 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 3) - PRBS 7 | 1260001004 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>Arbitrary Pattern | 1363101 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>PLTPAT | 1263101 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>PRBS 7 | 1263001 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 0 - Non Pre-Emphasis<br>Level Test - PRBS 7 | 1260001 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 0) - PRBS 7 | 1260002001 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 1) - PRBS 7 | 1260002002 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 1/Swing 0) -<br>PRBS 7 | 1261002 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------| | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 2) - PRBS 7 | 1260002003 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>Arbitrary Pattern | 1364102 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>PLTPAT | 1264102 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>PRBS 7 | 1264002 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>Arbitrary Pattern | 1362102 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>PLTPAT | 1262102 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>PRBS 7 | 1262002 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 3) - PRBS 7 | 1260002004 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>Arbitrary Pattern | 1363102 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>PLTPAT | 1263102 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>PRBS 7 | 1263002 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 1 - Non Pre-Emphasis<br>Level Test - PRBS 7 | 1260002 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 0) - PRBS 7) | 1260003001 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 1) - PRBS 7 | 1260003002 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 1/Swing 0) -<br>PRBS 7 | 1261003 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------------------------|------------|----------------------------------------------------------------------------------------------------------| | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 2) - PRBS 7 | 1260003003 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>Arbitrary Pattern | 1364103 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>PLTPAT | 1264103 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>PRBS 7 | 1264003 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>Arbitrary Pattern | 1362103 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>PLTPAT | 1262103 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>PRBS 7 | 1262003 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 3) - PRBS 7 | 1260003004 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>Arbitrary Pattern | 1363103 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>PLTPAT | 1263103 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>PRBS 7 | 1263003 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 2 - Non Pre-Emphasis<br>Level Test - PRBS 7 | 1260003 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 0) - PRBS 7 | 1260004001 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 1) - PRBS 7 | 1260004002 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 1/Swing 0) -<br>PRBS 7 | 1261004 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 2) - PRBS 7 | 1260004003 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>Arbitrary Pattern | 1364104 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>PLTPAT | 1264104 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 0) -<br>PRBS 7 | 1264004 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>Arbitrary Pattern | 1362104 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>PLTPAT | 1262104 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 2/Swing 1) -<br>PRBS 7 | 1262004 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 3) - PRBS 7 | 1260004004 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>Arbitrary Pattern | 1363104 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>PLTPAT | 1263104 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test (Swing 3/Swing 2) -<br>PRBS 7 | 1263004 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.2 Lane 3 - Non Pre-Emphasis<br>Level Test - PRBS 7 | 1260004 | To evaluate the waveform peak differential amplitude to ensure signal is neither over, nor under driven. | | 3.3 Lane 0 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - Arbitrary Pattern | 1372101 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - PLTPAT | 1272101 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 0 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - PRBS 7 | 1272001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - Arbitrary Pattern | 1373101 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - PLTPAT | 1273101 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - PRBS 7 | 1273001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - Arbitrary Pattern | 1374101 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - PLTPAT | 1274101 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - PRBS 7 | 1274001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Peak to Peak Voltage<br>Test - Arbitrary Pattern | 1366101 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 0 - Peak to Peak Voltage<br>Test - PLTPAT | 1266101 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 0 - Peak to Peak Voltage<br>Test - PRBS 7 | 1266001 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 0 - Post-Cursor2<br>Verification Test (Level 1/Level 0) -<br>PCTPAT | 1279001 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 0 - Post-Cursor2<br>Verification Test (Level 2/Level 1) -<br>PCTPAT | 1279101 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 0 - Post-Cursor2<br>Verification Test (Level 3/Level 2) -<br>PCTPAT | 1279201 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - Arbitrary Pattern | 1370501002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - D10.2 | 1271001002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - PLTPAT | 1270501002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - PRBS 7 | 1270001002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - Arbitrary Pattern | 1370501003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - D10.2 | 1271001003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - PLTPAT | 1270501003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - PRBS 7 | 1270001003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - Arbitrary Pattern | 1370501004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - D10.2 | 1271001004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - PLTPAT | 1270501004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - PRBS 7 | 1270001004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - Arbitrary<br>Pattern | 1370501001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - D10.2 | 1271001001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 0 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - PLTPAT | 1270501001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - PRBS 7 | 1270001001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Test - Arbitrary Pattern | 1370501 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Test - D10.2 | 1271001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Test - PLTPAT | 1270501 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - Pre-Emphasis Level<br>Test - PRBS 7 | 1270001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 0 - VTX_MEQ_DELTA<br>(TX_EQL0) - PLTPAT | 1295101001 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 - VTX_MEQ_DELTA<br>(TX_EQL1/TX_EQL0) - PLTPAT | 1295101002 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 - VTX_MEQ_DELTA<br>(TX_EQL2/TX_EQL1) - PLTPAT | 1295101003 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 - VTX_MEQ_DELTA<br>(TX_EQL3/TX_EQL2) - PLTPAT | 1295101004 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 - VTX_MEQ_DELTA - PLTPAT | 1295101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL0) - PLTPAT | 1291101001 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 0 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL1/TX_EQL0) - PLTPAT | 1291101002 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL2/TX_EQL0) - PLTPAT | 1291101003 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL3/TX_EQL0) - PLTPAT | 1291101004 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 -<br>VTX_MEQ_LEVELO_DELTA - PLTPAT | 1291101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>1/VSL 0) - PLTPAT | 1281101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>2/VSL 0) - PLTPAT | 1282101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>3/VSL 0) - PLTPAT | 1283101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 - VTX_OUTPUT_RATIO<br>(VSL 1/VSL 0) - PLTPAT | 1285101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 - VTX_OUTPUT_RATIO<br>(VSL 2/VSL 1) - PLTPAT | 1286101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 - VTX_OUTPUT_RATIO<br>(VSL 3/VSL 2) - PLTPAT | 1287101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 0 - VTX_PE_RATIO - PLTPAT | 1298101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 0 -<br>VTX_TRANSITION_BIT_OUTPUT_RA<br>TIO - PLTPAT | 1299101 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - Arbitrary Pattern | 1372102 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - PLTPAT | 1272102 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - PRBS 7 | 1272002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - Arbitrary Pattern | 1373102 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - PLTPAT | 1273102 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - PRBS 7 | 1273002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - Arbitrary Pattern | 1374102 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - PLTPAT | 1274102 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - PRBS 7 | 1274002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Peak to Peak Voltage<br>Test - Arbitrary Pattern | 1366102 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 1 - Peak to Peak Voltage<br>Test - PLTPAT | 1266102 | To evaluate the peak to peak voltage of the differential output signal. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 1 - Peak to Peak Voltage<br>Test - PRBS 7 | 1266002 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 1 - Post-Cursor2<br>Verification Test (Level 1/Level 0) -<br>PCTPAT | 1279002 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 1 - Post-Cursor2<br>Verification Test (Level 2/Level 1) -<br>PCTPAT | 1279102 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 1 - Post-Cursor2<br>Verification Test (Level 3/Level 2) -<br>PCTPAT | 1279202 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - Arbitrary Pattern | 1370502002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - D10.2 | 1271002002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - PLTPAT | 1270502002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - PRBS 7 | 1270002002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - Arbitrary Pattern | 1370502003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - D10.2 | 1271002003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - PLTPAT | 1270502003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - PRBS 7 | 1270002003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - Arbitrary Pattern | 1370502004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - D10.2 | 1271002004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - PLTPAT | 1270502004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - PRBS 7 | 1270002004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - Arbitrary<br>Pattern | 1370502001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - D10.2 | 1271002001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - PLTPAT | 1270502001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - PRBS 7 | 1270002001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Test - Arbitrary Pattern | 1370502 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Test - D10.2 | 1271002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Test - PLTPAT | 1270502 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - Pre-Emphasis Level<br>Test - PRBS 7 | 1270002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 1 - VTX_MEQ_DELTA<br>(TX_EQL0) - PLTPAT | 1295102001 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 - VTX_MEQ_DELTA<br>(TX_EQL1/TX_EQL0) - PLTPAT | 1295102002 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 1 - VTX_MEQ_DELTA<br>(TX_EQL2/TX_EQL1) - PLTPAT | 1295102003 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 - VTX_MEQ_DELTA<br>(TX_EQL3/TX_EQL2) - PLTPAT | 1295102004 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 - VTX_MEQ_DELTA - PLTPAT | 1295102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL0) - PLTPAT | 1291102001 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL1/TX_EQL0) - PLTPAT | 1291102002 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL2/TX_EQL0) - PLTPAT | 1291102003 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL3/TX_EQL0) - PLTPAT | 1291102004 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 -<br>VTX_MEQ_LEVELO_DELTA - PLTPAT | 1291102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>1/VSL 0) - PLTPAT | 1281102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>2/VSL 0) - PLTPAT | 1282102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 1 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>3/VSL 0) - PLTPAT | 1283102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 - VTX_OUTPUT_RATIO<br>(VSL 1/VSL 0) - PLTPAT | 1285102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 - VTX_OUTPUT_RATIO<br>(VSL 2/VSL 1) - PLTPAT | 1286102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 - VTX_OUTPUT_RATIO<br>(VSL 3/VSL 2) - PLTPAT | 1287102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 - VTX_PE_RATIO -<br>PLTPAT | 1298102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 1 -<br>VTX_TRANSITION_BIT_OUTPUT_RA<br>TIO - PLTPAT | 1299102 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - Arbitrary Pattern | 1372103 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - PLTPAT | 1272103 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - PRBS 7 | 1272003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - Arbitrary Pattern | 1373103 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - PLTPAT | 1273103 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - PRBS 7 | 1273003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 2 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - Arbitrary Pattern | 1374103 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - PLTPAT | 1274103 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - PRBS 7 | 1274003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Peak to Peak Voltage<br>Test - Arbitrary Pattern | 1366103 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 2 - Peak to Peak Voltage<br>Test - PLTPAT | 1266103 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 2 - Peak to Peak Voltage<br>Test - PRBS 7 | 1266003 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 2 - Post-Cursor2<br>Verification Test (Level 1/Level 0) -<br>PCTPAT | 1279003 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 2 - Post-Cursor2<br>Verification Test (Level 2/Level 1) -<br>PCTPAT | 1279103 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 2 - Post-Cursor2<br>Verification Test (Level 3/Level 2) -<br>PCTPAT | 1279203 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - Arbitrary Pattern | 1370503002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - D10.2 | 1271003002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - PLTPAT | 1270503002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - PRBS 7 | 1270003002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - Arbitrary Pattern | 1370503003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - D10.2 | 1271003003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - PLTPAT | 1270503003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - PRBS 7 | 1270003003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - Arbitrary Pattern | 1370503004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - D10.2 | 1271003004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - PLTPAT | 1270503004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - PRBS 7 | 1270003004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - Arbitrary<br>Pattern | 1370503001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - D10.2 | 1271003001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - PLTPAT | 1270503001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - PRBS 7 | 1270003001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Test - Arbitrary Pattern | 1370503 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Test - D10.2 | 1271003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 2 - Pre-Emphasis Level<br>Test - PLTPAT | 1270503 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - Pre-Emphasis Level<br>Test - PRBS 7 | 1270003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 2 - VTX_MEQ_DELTA<br>(TX_EQL0) - PLTPAT | 1295103001 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 - VTX_MEQ_DELTA<br>(TX_EQL1/TX_EQL0) - PLTPAT | 1295103002 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 - VTX_MEQ_DELTA<br>(TX_EQL2/TX_EQL1) - PLTPAT | 1295103003 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 - VTX_MEQ_DELTA<br>(TX_EQL3/TX_EQL2) - PLTPAT | 1295103004 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 - VTX_MEQ_DELTA - PLTPAT | 1295103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL0) - PLTPAT | 1291103001 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL1/TX_EQL0) - PLTPAT | 1291103002 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL2/TX_EQL0) - PLTPAT | 1291103003 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL3/TX_EQL0) - PLTPAT | 1291103004 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 2 -<br>VTX_MEQ_LEVELO_DELTA - PLTPAT | 1291103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>1/VSL 0) - PLTPAT | 1281103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>2/VSL 0) - PLTPAT | 1282103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>3/VSL 0) - PLTPAT | 1283103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 - VTX_OUTPUT_RATIO<br>(VSL 1/VSL 0) - PLTPAT | 1285103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 - VTX_OUTPUT_RATIO<br>(VSL 2/VSL 1) - PLTPAT | 1286103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 - VTX_OUTPUT_RATIO<br>(VSL 3/VSL 2) - PLTPAT | 1287103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 - VTX_PE_RATIO - PLTPAT | 1298103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 2 -<br>VTX_TRANSITION_BIT_OUTPUT_RA<br>TIO - PLTPAT | 1299103 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - Arbitrary Pattern | 1372104 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - PLTPAT | 1272104 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------------------------------|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 3 - Non-Transition<br>Voltage Range Measurement<br>(Swing 0) - PRBS 7 | 1272004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - Arbitrary Pattern | 1373104 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - PLTPAT | 1273104 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Non-Transition<br>Voltage Range Measurement<br>(Swing 1) - PRBS 7 | 1273004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - Arbitrary Pattern | 1374104 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - PLTPAT | 1274104 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Non-Transition<br>Voltage Range Measurement<br>(Swing 2) - PRBS 7 | 1274004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Peak to Peak Voltage<br>Test - Arbitrary Pattern | 1366104 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 3 - Peak to Peak Voltage<br>Test - PLTPAT | 1266104 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 3 - Peak to Peak Voltage<br>Test - PRBS 7 | 1266004 | To evaluate the peak to peak voltage of the differential output signal. | | 3.3 Lane 3 - Post-Cursor2<br>Verification Test (Level 1/Level 0) -<br>PCTPAT | 1279004 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 3 - Post-Cursor2<br>Verification Test (Level 2/Level 1) -<br>PCTPAT | 1279104 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 3 - Post-Cursor2<br>Verification Test (Level 3/Level 2) -<br>PCTPAT | 1279204 | This test evaluates the effect of adding Post-Cursor2 in a Source waveform by measuring the peak differential amplitude to assure accuracy of the Post-Cursor2 setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) | 1370504002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - Arbitrary Pattern | 1370504001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - D10.2 | 1271004002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - PLTPAT | 1270504002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 1 to<br>Pre-emphasis 0) - PRBS 7 | 1270004002 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - Arbitrary Pattern | 1370504003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - D10.2 | 1271004003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - PLTPAT | 1270504003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 2 to<br>Pre-emphasis 1) - PRBS 7 | 1270004003 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - Arbitrary Pattern | 1370504004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - D10.2 | 1271004004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - PLTPAT | 1270504004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Delta Test (Pre-emphasis 3 to<br>Pre-emphasis 2) - PRBS 7 | 1270004004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - D10.2 | 1271004001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 3 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - PLTPAT | 1270504001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Test (Pre-emphasis 0) - PRBS 7 | 1270004001 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Test - Arbitrary Pattern | 1370504 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Test - D10.2 | 1271004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Test - PLTPAT | 1270504 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - Pre-Emphasis Level<br>Test - PRBS 7 | 1270004 | This test evaluates the effect of pre-emphasis of the source waveform measuring peak differential amplitude assuring accuracy of pre-emphasis setting. | | 3.3 Lane 3 - VTX_MEQ_DELTA<br>(TX_EQL0) - PLTPAT | 1295104001 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 - VTX_MEQ_DELTA<br>(TX_EQL1/TX_EQL0) - PLTPAT | 1295104002 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 - VTX_MEQ_DELTA<br>(TX_EQL2/TX_EQL1) - PLTPAT | 1295104003 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 - VTX_MEQ_DELTA<br>(TX_EQL3/TX_EQL2) - PLTPAT | 1295104004 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 - VTX_MEQ_DELTA - PLTPAT | 1295104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL0) - PLTPAT | 1291104001 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 3 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL1/TX_EQL0) - PLTPAT | 1291104002 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL2/TX_EQL0) - PLTPAT | 1291104003 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 -<br>VTX_MEQ_LEVELO_DELTA<br>(TX_EQL3/TX_EQL0) - PLTPAT | 1291104004 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 -<br>VTX_MEQ_LEVELO_DELTA - PLTPAT | 1291104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>1/VSL 0) - PLTPAT | 1281104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>2/VSL 0) - PLTPAT | 1282104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 -<br>VTX_OUTPUT_LEVELO_RATIO (VSL<br>3/VSL 0) - PLTPAT | 1283104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 - VTX_OUTPUT_RATIO<br>(VSL 1/VSL 0) - PLTPAT | 1285104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 - VTX_OUTPUT_RATIO<br>(VSL 2/VSL 1) - PLTPAT | 1286104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 - VTX_OUTPUT_RATIO<br>(VSL 3/VSL 2) - PLTPAT | 1287104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------|-----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.3 Lane 3 - VTX_PE_RATIO -<br>PLTPAT | 1298104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.3 Lane 3 -<br>VTX_TRANSITION_BIT_OUTPUT_RA<br>TIO - PLTPAT | 1299104 | To ensures that the system budget is obeyed and ensures that level and pre-emphasis settings are monotonic so that a Sink can rely on the Source to incrementally increase upon request by sink. | | 3.4 Lane 0/ Lane 1 - Inter Pair Skew<br>Test (HBR) - PRBS 7 | 129000102 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 1 - Inter Pair Skew<br>Test (HBR2) - PRBS 7 | 129000103 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 1 - Inter Pair Skew<br>Test (HBR2.5) - PRBS 7 | 129000104 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 1 - Inter Pair Skew<br>Test (HBR3) - PRBS 7 | 129000105 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 1 - Inter Pair Skew<br>Test (RBR) - PRBS 7 | 129000101 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 1 - Inter Pair Skew<br>Test - Arbitrary Pattern | 1390001 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 1 - Inter Pair Skew<br>Test - PRBS 7 | 1290001 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 2 - Inter Pair Skew<br>Test (HBR) - PRBS 7 | 129000202 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 2 - Inter Pair Skew<br>Test (HBR2) - PRBS 7 | 129000203 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 2 - Inter Pair Skew<br>Test (HBR2.5) - PRBS 7 | 129000204 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 2 - Inter Pair Skew<br>Test (HBR3) - PRBS 7 | 129000205 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 2 - Inter Pair Skew<br>Test (RBR) - PRBS 7 | 129000201 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 2 - Inter Pair Skew<br>Test - Arbitrary Pattern | 1390002 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 2 - Inter Pair Skew<br>Test - PRBS 7 | 1290002 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 3 - Inter Pair Skew<br>Test (HBR) - PRBS 7 | 129000302 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------|-----------|---------------------------------------------------------------------------------------------------------------| | 3.4 Lane 0/ Lane 3 - Inter Pair Skew<br>Test (HBR2) - PRBS 7 | 129000303 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 3 - Inter Pair Skew<br>Test (HBR2.5) - PRBS 7 | 129000304 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 3 - Inter Pair Skew<br>Test (HBR3) - PRBS 7 | 129000305 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 3 - Inter Pair Skew<br>Test (RBR) - PRBS 7 | 129000301 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 3 - Inter Pair Skew<br>Test - Arbitrary Pattern | 1390003 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 0/ Lane 3 - Inter Pair Skew<br>Test - PRBS 7 | 1290003 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 2 - Inter Pair Skew<br>Test (HBR) - PRBS 7 | 129000402 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 2 - Inter Pair Skew<br>Test (HBR2) - PRBS 7 | 129000403 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 2 - Inter Pair Skew<br>Test (HBR2.5) - PRBS 7 | 129000404 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 2 - Inter Pair Skew<br>Test (HBR3) - PRBS 7 | 129000405 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 2 - Inter Pair Skew<br>Test (RBR) - PRBS 7 | 129000401 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 2 - Inter Pair Skew<br>Test - Arbitrary Pattern | 1390004 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 2 - Inter Pair Skew<br>Test - PRBS 7 | 1290004 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 3 - Inter Pair Skew<br>Test (HBR) - PRBS 7 | 129000502 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 3 - Inter Pair Skew<br>Test (HBR2) - PRBS 7 | 129000503 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 3 - Inter Pair Skew<br>Test (HBR2.5) - PRBS 7 | 129000504 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 3 - Inter Pair Skew<br>Test (HBR3) - PRBS 7 | 129000505 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 3 - Inter Pair Skew<br>Test (RBR) - PRBS 7 | 129000501 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 1/ Lane 3 - Inter Pair Skew<br>Test - Arbitrary Pattern | 1390005 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------|-----------|-----------------------------------------------------------------------------------------------------------------------| | 3.4 Lane 1/ Lane 3 - Inter Pair Skew<br>Test - PRBS 7 | 1290005 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 2/ Lane 3 - Inter Pair Skew<br>Test (HBR) - PRBS 7 | 129000602 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 2/ Lane 3 - Inter Pair Skew<br>Test (HBR2) - PRBS 7 | 129000603 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 2/ Lane 3 - Inter Pair Skew<br>Test (HBR2.5) - PRBS 7 | 129000604 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 2/ Lane 3 - Inter Pair Skew<br>Test (HBR3) - PRBS 7 | 129000605 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 2/ Lane 3 - Inter Pair Skew<br>Test (RBR) - PRBS 7 | 129000601 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 2/ Lane 3 - Inter Pair Skew<br>Test - Arbitrary Pattern | 1390006 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.4 Lane 2/ Lane 3 - Inter Pair Skew<br>Test - PRBS 7 | 1290006 | To evaluate the skew, or time delay, between respective differential data lanes in the DisplayPort interface. | | 3.5 Lane 0 - Intra Pair Skew Test<br>(Informative) - Arbitrary Pattern | 13100001 | To evaluate the skew, or time delay, between respective sides of a differential data lane in a DisplayPort interface. | | 3.5 Lane 0 - Intra Pair Skew Test<br>(Informative) - D10.2 | 12100001 | To evaluate the skew, or time delay, between respective sides of a differential data lane in a DisplayPort interface. | | 3.5 Lane 1 - Intra Pair Skew Test<br>(Informative) - Arbitrary Pattern | 13100002 | To evaluate the skew, or time delay, between respective sides of a differential data lane in a DisplayPort interface. | | 3.5 Lane 1 - Intra Pair Skew Test<br>(Informative) - D10.2 | 12100002 | To evaluate the skew, or time delay, between respective sides of a differential data lane in a DisplayPort interface. | | 3.5 Lane 2 - Intra Pair Skew Test<br>(Informative) - Arbitrary Pattern | 13100003 | To evaluate the skew, or time delay, between respective sides of a differential data lane in a DisplayPort interface. | | 3.5 Lane 2 - Intra Pair Skew Test<br>(Informative) - D10.2 | 12100003 | To evaluate the skew, or time delay, between respective sides of a differential data lane in a DisplayPort interface. | | 3.5 Lane 3 - Intra Pair Skew Test<br>(Informative) - Arbitrary Pattern | 13100004 | To evaluate the skew, or time delay, between respective sides of a differential data lane in a DisplayPort interface. | | 3.5 Lane 3 - Intra Pair Skew Test<br>(Informative) - D10.2 | 12100004 | To evaluate the skew, or time delay, between respective sides of a differential data lane in a DisplayPort interface. | | 3.6 Lane 0 - Fall Time Test<br>(Informative) - PRBS 7 | 1250001 | To evaluate the lane transition (fall) of a differential data lane in a DisplayPort interface. | | 3.6 Lane 0 - Rise Time Test<br>(Informative) - PRBS 7 | 1240001 | To evaluate the lane transition (rise) of a differential data lane in a DisplayPort interface. | | 3.6 Lane 1 - Fall Time Test<br>(Informative) - PRBS 7 | 1250002 | To evaluate the lane transition (fall) of a differential data lane in a DisplayPort interface. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |--------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------| | 3.6 Lane 1 - Rise Time Test<br>(Informative) - PRBS 7 | 1240002 | To evaluate the lane transition (rise) of a differential data lane in a DisplayPort interface. | | 3.6 Lane 2 - Fall Time Test<br>(Informative) - PRBS 7 | 1250003 | To evaluate the lane transition (fall) of a differential data lane in a DisplayPort interface. | | 3.6 Lane 2 - Rise Time Test<br>(Informative) - PRBS 7 | 1240003 | To evaluate the lane transition (rise) of a differential data lane in a DisplayPort interface. | | 3.6 Lane 3 - Fall Time Test<br>(Informative) - PRBS 7 | 1250004 | To evaluate the lane transition (fall) of a differential data lane in a DisplayPort interface. | | 3.6 Lane 3 - Rise Time Test<br>(Informative) - PRBS 7 | 1240004 | To evaluate the lane transition (rise) of a differential data lane in a DisplayPort interface. | | 3.7 Lane 0 - Falling Mismatch Test<br>(Informative) - PRBS 7 | 12130001 | To evaluate the difference in rise and fall times of the two single-ended signals in a given differential data lane in a DisplayPort interface. | | 3.7 Lane 0 - Rising Mismatch Test<br>(Informative) - PRBS 7 | 12120001 | To evaluate the difference in rise and fall times of the two single-ended signals in a given differential data lane in a DisplayPort interface. | | 3.7 Lane 1 - Falling Mismatch Test<br>(Informative) - PRBS 7 | 12130002 | To evaluate the difference in rise and fall times of the two single-ended signals in a given differential data lane in a DisplayPort interface. | | 3.7 Lane 1 - Rising Mismatch Test<br>(Informative) - PRBS 7 | 12120002 | To evaluate the difference in rise and fall times of the two single-ended signals in a given differential data lane in a DisplayPort interface. | | 3.7 Lane 2 - Falling Mismatch Test<br>(Informative) - PRBS 7 | 12130003 | To evaluate the difference in rise and fall times of the two single-ended signals in a given differential data lane in a DisplayPort interface. | | 3.7 Lane 2 - Rising Mismatch Test<br>(Informative) - PRBS 7 | 12120003 | To evaluate the difference in rise and fall times of the two single-ended signals in a given differential data lane in a DisplayPort interface. | | 3.7 Lane 3 - Falling Mismatch Test<br>(Informative) - PRBS 7 | 12130004 | To evaluate the difference in rise and fall times of the two single-ended signals in a given differential data lane in a DisplayPort interface. | | 3.7 Lane 3 - Rising Mismatch Test<br>(Informative) - PRBS 7 | 12120004 | To evaluate the difference in rise and fall times of the two single-ended signals in a given differential data lane in a DisplayPort interface. | | 3.8 Lane 0 - Overshoot Test<br>(Informative) - PRBS 7 | 1265001 | To evaluate the overshoot and undershoot of a differential data lane in a DisplayPort interface. | | 3.8 Lane 1 - Overshoot Test<br>(Informative) - PRBS 7 | 1265002 | To evaluate the overshoot and undershoot of a differential data lane in a DisplayPort interface. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------|---------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 3.8 Lane 2 - Overshoot Test<br>(Informative) - PRBS 7 | 1265003 | To evaluate the overshoot and undershoot of a differential data lane in a DisplayPort interface. | | 3.8 Lane 3 - Overshoot Test<br>(Informative) - PRBS 7 | 1265004 | To evaluate the overshoot and undershoot of a differential data lane in a DisplayPort interface. | | 3.9 Lane 0 - Frequency Accuracy<br>Test - D10.2 | 1280001 | To evaluate that the clock distribution network of the source device conform to within an acceptable tolerance of the nominal operating frequency. | | 3.9 Lane 1 - Frequency Accuracy<br>Test - D10.2 | 1280002 | To evaluate that the clock distribution network of the source device conform to within an acceptable tolerance of the nominal operating frequency. | | 3.9 Lane 2 - Frequency Accuracy<br>Test - D10.2 | 1280003 | To evaluate that the clock distribution network of the source device conform to within an acceptable tolerance of the nominal operating frequency. | | 3.9 Lane 3 - Frequency Accuracy<br>Test - D10.2 | 1280004 | To evaluate that the clock distribution network of the source device conform to within an acceptable tolerance of the nominal operating frequency. | | 8.1 Aux Channel Eye Test (Sink) | 125011 | To evaluate the AUX Channel waveform for sink device ensuring that timing variables and amplitude trajectories support DisplayPort system objectives of Bit Error Rate in data transmission. | | 8.1 Aux Channel Eye Test (Source) | 125001 | To evaluate the AUX Channel waveform for source device ensuring that timing variables and amplitude trajectories support DisplayPort system objectives of Bit Error Rate in data transmission. | | 8.1 Aux Channel Peak to Peak<br>Voltage Test (Sink) | 125012 | To evaluate the peak to peak voltage AUX Channel waveform for sink. | | 8.1 Aux Channel Peak to Peak<br>Voltage Test (Source) | 125002 | To evaluate the peak to peak voltage AUX Channel waveform for source. | | 8.2 Aux Channel Eye Sensitivity<br>Test (Sink) | 125051 | To evaluate the sensitivity to the AUX Channel eye opening of a Device Under Test. | | 8.2 Aux Channel Eye Sensitivity<br>Test (Source) | 125041 | To evaluate the sensitivity to the AUX Channel eye opening of a Device Under Test. | | 8.5a Inrush Energy Power Test | 127000 | To evaluate the Inrush Energy at the power supply input of a Power consuming Device Under Test or to evaluate the inrush tolerance at the power supply output of a power providing Device Under Test. | | 8.5b Inrush Peak Current Test | 127001 | To evaluate the Inrush Energy at the power supply input of a Power consuming Device Under Test or to evaluate the inrush tolerance at the power supply output of a power providing Device Under Test. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | 9.2 Aux Channel Slew Rate Test<br>(Sink) | 125013 | To evaluate the peak to peak voltage AUX Channel waveform for sink. | | 9.2 Aux Channel Slew Rate Test<br>(Source) | 125003 | To evaluate the AUX signaling edge rates for source to minimize crosstalk to Main-Link signals. | | Aux Channel Eye Sensitivity<br>Calibration (Reference Sink) | 125021 | The test is for calibration purpose to help adjusting AUX eye opening to suitable level. The test validates if voltage swing of a reference Sink AUX eye opening has meet the minimum level for futher AUX sensitivity testing. | | Aux Channel Eye Sensitivity<br>Calibration (Reference Source) | 125031 | The test is for calibration purpose to help adjusting AUX eye opening to suitable level. The test validates if voltage swing of a reference Source AUX eye opening has meet the minimum level for futher AUX sensitivity testing. | | Aux Channel Unit Interval Test<br>(Sink) | 125010 | To evaluate the unit interval of AUX channel. | | Aux Channel Unit Interval Test<br>(Source) | 125000 | To evaluate the unit interval of AUX channel. | | Clock Recovery Settings | 1200 | | | Configurable Parameter Settings | 1201 | | | D0 - Dual Mode Data Jitter | 611 | To evaluate data jitter of a source operating in dual-mode. | | D0 - Dual Mode Data Jitter | 911 | To evaluate data jitter of a source operating in dual-mode. | | D0 - Dual Mode Data Peak-Peak<br>Differential Voltage (Max) | 821 | To evaluate data maximum peak to peak voltage of a source operating in dual-mode. | | D0 - Dual Mode Data Peak-Peak<br>Differential Voltage (Min) | 811 | To evaluate data minimum peak to peak voltage of a source operating in dual-mode. | | D0 - Dual Mode Eye Diagram<br>Testing | 601 | To evaluate the waveform ensuring that timing variables and amplitude trajectories meet the requirements for a dual-mode source device. | | D0 - Dual Mode Intra Pair Skew<br>Test | 701 | To evaluate the skew, or time delay, between respective sides of a differential data of a source operating in dual-mode. | | D0/D1 - Dual Mode Inter Pair Skew<br>Test | 711 | To evaluate the skew, or time delay, between respective differential data of a source operating in dual-mode. | | D0/D2 - Dual Mode Inter Pair Skew<br>Test | 712 | To evaluate the skew, or time delay, between respective differential data of a source operating in dual-mode. | | D1 - Dual Mode Data Jitter | 612 | To evaluate data jitter of a source operating in dual-mode. | | D1 - Dual Mode Data Jitter | 912 | To evaluate data jitter of a source operating in dual-mode. | | D1 - Dual Mode Data Peak-Peak<br>Differential Voltage (Max) | 822 | To evaluate data maximum peak to peak voltage of a source operating in dual-mode. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------------------------------------------------------------|--------|-----------------------------------------------------------------------------------------------------------------------------------------| | D1 - Dual Mode Data Peak-Peak<br>Differential Voltage (Min) | 812 | To evaluate data minimum peak to peak voltage of a source operating in dual-mode. | | D1 - Dual Mode Eye Diagram<br>Testing | 602 | To evaluate the waveform ensuring that timing variables and amplitude trajectories meet the requirements for a dual-mode source device. | | D1 - Dual Mode Intra Pair Skew<br>Test | 702 | To evaluate the skew, or time delay, between respective sides of a differential data of a source operating in dual-mode. | | D1/D2 - Dual Mode Inter Pair Skew<br>Test | 713 | To evaluate the skew, or time delay, between respective differential data of a source operating in dual-mode. | | D2 - Dual Mode Data Jitter | 613 | To evaluate data jitter of a source operating in dual-mode. | | D2 - Dual Mode Data Jitter | 913 | To evaluate data jitter of a source operating in dual-mode. | | D2 - Dual Mode Data Peak-Peak<br>Differential Voltage (Max) | 823 | To evaluate data maximum peak to peak voltage of a source operating in dual-mode. | | D2 - Dual Mode Data Peak-Peak<br>Differential Voltage (Min) | 813 | To evaluate data minimum peak to peak voltage of a source operating in dual-mode. | | D2 - Dual Mode Eye Diagram<br>Testing | 603 | To evaluate the waveform ensuring that timing variables and amplitude trajectories meet the requirements for a dual-mode source device. | | D2 - Dual Mode Intra Pair Skew<br>Test | 703 | To evaluate the skew, or time delay, between respective sides of a differential data of a source operating in dual-mode. | | Dual Mode TMDS Clock Duty Cycle (Max) | 502 | To evaluate the maximum duty cycle of the TMDS clock signal of a source operating in dual-mode. | | Dual Mode TMDS Clock Duty Cycle (Min) | 501 | To evaluate the minimum duty cycle of the TMDS clock signal of a source operating in dual-mode. | | Dual Mode TMDS Clock Jitter | 503 | To evaluate the jitter of the TMDS clock signal of a source operating in dual-mode. | | Dual Mode TMDS Clock Jitter | 803 | To evaluate the jitter of the TMDS clock signal of a source operating in dual-mode. | | Equalizer Settings | 1208 | | | Equalizer Settings - CTLE<br>Optimization | 11208 | | | Equalizer Settings - DisplayPort<br>1.4 | 1408 | | | Eye Diagram Settings | 1205 | | | Eye Diagram Settings - CTLE<br>Optimization | 11205 | | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Jitter Separation Settings | 1202 | | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-1dB) -<br>Arbitrary Pattern | 13910021 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-1dB) -<br>TPS4 | 12910021 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-2dB) -<br>Arbitrary Pattern | 13910031 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-2dB) -<br>TPS4 | 12910031 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-3dB) -<br>Arbitrary Pattern | 13910041 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-3dB) -<br>TPS4 | 12910041 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-4dB) -<br>Arbitrary Pattern | 13910051 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-4dB) -<br>TPS4 | 12910051 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-5dB) -<br>Arbitrary Pattern | 13910061 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-5dB) -<br>TPS4 | 12910061 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-6dB) -<br>Arbitrary Pattern | 13910071 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-6dB) -<br>TPS4 | 12910071 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-7dB) -<br>Arbitrary Pattern | 13910081 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-7dB) -<br>TPS4 | 12910081 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-8dB) -<br>Arbitrary Pattern | 13910091 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-8dB) -<br>TPS4 | 12910091 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-9dB) -<br>Arbitrary Pattern | 13910101 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-9dB) -<br>TPS4 | 12910101 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (OdB) -<br>Arbitrary Pattern | 13910011 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with<br>Cable Model (TP3_EQ) (0dB) - TPS4 | 12910011 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-1dB) -<br>Arbitrary Pattern | 13920021 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-1dB) -<br>TPS4 | 12920021 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-2dB) -<br>Arbitrary Pattern | 13920031 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-2dB) -<br>TPS4 | 12920031 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-3dB) -<br>Arbitrary Pattern | 13920041 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-3dB) -<br>TPS4 | 12920041 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-4dB) -<br>Arbitrary Pattern | 13920051 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-4dB) -<br>TPS4 | 12920051 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-5dB) -<br>Arbitrary Pattern | 13920061 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-5dB) -<br>TPS4 | 12920061 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-6dB) -<br>Arbitrary Pattern | 13920071 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-6dB) -<br>TPS4 | 12920071 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-7dB) -<br>Arbitrary Pattern | 13920081 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-7dB) -<br>TPS4 | 12920081 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-8dB) -<br>Arbitrary Pattern | 13920091 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-8dB) -<br>TPS4 | 12920091 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-9dB) -<br>Arbitrary Pattern | 13920101 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-9dB) -<br>TPS4 | 12920101 | To find the optimized DC gain value for the CTLE. | | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (OdB) -<br>Arbitrary Pattern | 13920011 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Lane 0 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (0dB) - TPS4 | 12920011 | To find the optimized DC gain value for the CTLE. | | Lane 0 - Cable Eye Diagram Test | 12150001 | | | Lane 0 - Cable Non ISI Jitter Test | 12240001 | | | Lane 0 - Cable Total Jitter Test | 12230001 | | | Lane 0 - Link Layer Phy Change<br>Test - Bit Rate | 12320001 | Link layer bit rate test verifies if the bit rate of the DUT can change accordingly from the lowest to the highest setting. | | Lane 0 - Link Layer Phy Change<br>Test - Level | 12310001 | Link layer level test verifies if the amplitude level of the DUT can change accordingly from the lowest to the highest setting. | | Lane 0 - Link Layer Phy Change<br>Test - Pre-Emphasis | 12300001 | Link layer preEmphasis test verifies if the preEmphasis of the DUT can change accordingly from the lowest preEmphasis to the highest preEmphasis setting. | | Lane 0 - Low Frequency<br>Uncorrelated Deterministic Jitter<br>Test (Informative) - Arbitrary<br>Pattern | 1339001 | To evaluate the Low Frequency Uncorrelated Deterministic Jitter (UDJ_LF) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | Lane 0 - Low Frequency<br>Uncorrelated Deterministic Jitter<br>Test (Informative) - D10.2 | 1239001 | To evaluate the Low Frequency Uncorrelated Deterministic Jitter (UDJ_LF) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | Lane 0 - Sink Eye Diagram Test | 12140001 | | | Lane 0 - Sink Non ISI Jitter Test | 12220001 | | | Lane 0 - Sink Total Jitter Test | 12210001 | | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-1dB) -<br>Arbitrary Pattern | 13910022 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-1dB) -<br>TPS4 | 12910022 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-2dB) -<br>Arbitrary Pattern | 13910032 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-2dB) -<br>TPS4 | 12910032 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-3dB) -<br>Arbitrary Pattern | 13910042 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-3dB) -<br>TPS4 | 12910042 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-4dB) -<br>Arbitrary Pattern | 13910052 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-4dB) -<br>TPS4 | 12910052 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-5dB) -<br>Arbitrary Pattern | 13910062 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-5dB) -<br>TPS4 | 12910062 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-6dB) -<br>Arbitrary Pattern | 13910072 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-6dB) -<br>TPS4 | 12910072 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-7dB) -<br>Arbitrary Pattern | 13910082 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-7dB) -<br>TPS4 | 12910082 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-8dB) -<br>Arbitrary Pattern | 13910092 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-8dB) -<br>TPS4 | 12910092 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-9dB) -<br>Arbitrary Pattern | 13910102 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-9dB) -<br>TPS4 | 12910102 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (OdB) -<br>Arbitrary Pattern | 13910012 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with<br>Cable Model (TP3_EQ) (0dB) - TPS4 | 12910012 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-1dB) -<br>Arbitrary Pattern | 13920022 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-1dB) -<br>TPS4 | 12920022 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-2dB) -<br>Arbitrary Pattern | 13920032 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-2dB) -<br>TPS4 | 12920032 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-3dB) -<br>Arbitrary Pattern | 13920042 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-3dB) -<br>TPS4 | 12920042 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-4dB) -<br>Arbitrary Pattern | 13920052 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-4dB) -<br>TPS4 | 12920052 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-5dB) -<br>Arbitrary Pattern | 13920062 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-5dB) -<br>TPS4 | 12920062 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|----------|---------------------------------------------------------------------------------------------------------------------------------| | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-6dB) -<br>Arbitrary Pattern | 13920072 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-6dB) -<br>TPS4 | 12920072 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-7dB) -<br>Arbitrary Pattern | 13920082 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-7dB) -<br>TPS4 | 12920082 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-8dB) -<br>Arbitrary Pattern | 13920092 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-8dB) -<br>TPS4 | 12920092 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-9dB) -<br>Arbitrary Pattern | 13920102 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-9dB) -<br>TPS4 | 12920102 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (OdB) -<br>Arbitrary Pattern | 13920012 | To find the optimized DC gain value for the CTLE. | | Lane 1 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (OdB) - TPS4 | 12920012 | To find the optimized DC gain value for the CTLE. | | Lane 1 - Cable Eye Diagram Test | 12150002 | | | Lane 1 - Cable Non ISI Jitter Test | 12240002 | | | Lane 1 - Cable Total Jitter Test | 12230002 | | | Lane 1 - Link Layer Phy Change<br>Test - Bit Rate | 12320002 | Link layer bit rate test verifies if the bit rate of the DUT can change accordingly from the lowest to the highest setting. | | Lane 1 - Link Layer Phy Change<br>Test - Level | 12310002 | Link layer level test verifies if the amplitude level of the DUT can change accordingly from the lowest to the highest setting. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Lane 1 - Link Layer Phy Change<br>Test - Pre-Emphasis | 12300002 | Link layer preEmphasis test verifies if the preEmphasis of the DUT can change accordingly from the lowest preEmphasis to the highest preEmphasis setting. | | Lane 1 - Low Frequency<br>Uncorrelated Deterministic Jitter<br>Test (Informative) - Arbitrary<br>Pattern | 1339002 | To evaluate the Low Frequency Uncorrelated Deterministic Jitter (UDJ_LF) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | Lane 1 - Low Frequency<br>Uncorrelated Deterministic Jitter<br>Test (Informative) - D10.2 | 1239002 | To evaluate the Low Frequency Uncorrelated Deterministic Jitter (UDJ_LF) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | Lane 1 - Sink Eye Diagram Test | 12140002 | | | Lane 1 - Sink Non ISI Jitter Test | 12220002 | | | Lane 1 - Sink Total Jitter Test | 12210002 | | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-1dB) -<br>Arbitrary Pattern | 13910023 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-1dB) -<br>TPS4 | 12910023 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-2dB) -<br>Arbitrary Pattern | 13910033 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-2dB) -<br>TPS4 | 12910033 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-3dB) -<br>Arbitrary Pattern | 13910043 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-3dB) -<br>TPS4 | 12910043 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-4dB) -<br>Arbitrary Pattern | 13910053 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-4dB) -<br>TPS4 | 12910053 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-5dB) -<br>Arbitrary Pattern | 13910063 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-5dB) -<br>TPS4 | 12910063 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-6dB) -<br>Arbitrary Pattern | 13910073 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-6dB) -<br>TPS4 | 12910073 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-7dB) -<br>Arbitrary Pattern | 13910083 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-7dB) -<br>TPS4 | 12910083 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-8dB) -<br>Arbitrary Pattern | 13910093 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-8dB) -<br>TPS4 | 12910093 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-9dB) -<br>Arbitrary Pattern | 13910103 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-9dB) -<br>TPS4 | 12910103 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (OdB) -<br>Arbitrary Pattern | 13910013 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with<br>Cable Model (TP3_EQ) (0dB) - TPS4 | 12910013 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-1dB) -<br>Arbitrary Pattern | 13920023 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-1dB) -<br>TPS4 | 12920023 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-2dB) -<br>Arbitrary Pattern | 13920033 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-2dB) -<br>TPS4 | 12920033 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-3dB) -<br>Arbitrary Pattern | 13920043 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-3dB) -<br>TPS4 | 12920043 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-4dB) -<br>Arbitrary Pattern | 13920053 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-4dB) -<br>TPS4 | 12920053 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-5dB) -<br>Arbitrary Pattern | 13920063 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-5dB) -<br>TPS4 | 12920063 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-6dB) -<br>Arbitrary Pattern | 13920073 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-6dB) -<br>TPS4 | 12920073 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-7dB) -<br>Arbitrary Pattern | 13920083 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-7dB) -<br>TPS4 | 12920083 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------------------------|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-8dB) -<br>Arbitrary Pattern | 13920093 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-8dB) -<br>TPS4 | 12920093 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-9dB) -<br>Arbitrary Pattern | 13920103 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-9dB) -<br>TPS4 | 12920103 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (OdB) -<br>Arbitrary Pattern | 13920013 | To find the optimized DC gain value for the CTLE. | | Lane 2 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (OdB) - TPS4 | 12920013 | To find the optimized DC gain value for the CTLE. | | Lane 2 - Cable Eye Diagram Test | 12150003 | | | Lane 2 - Cable Non ISI Jitter Test | 12240003 | | | Lane 2 - Cable Total Jitter Test | 12230003 | | | Lane 2 - Link Layer Phy Change<br>Test - Bit Rate | 12320003 | Link layer bit rate test verifies if the bit rate of the DUT can change accordingly from the lowest to the highest setting. | | Lane 2 - Link Layer Phy Change<br>Test - Level | 12310003 | Link layer level test verifies if the amplitude level of the DUT can change accordingly from the lowest to the highest setting. | | Lane 2 - Link Layer Phy Change<br>Test - Pre-Emphasis | 12300003 | Link layer preEmphasis test verifies if the preEmphasis of the DUT can change accordingly from the lowest preEmphasis to the highest preEmphasis setting. | | Lane 2 - Low Frequency<br>Uncorrelated Deterministic Jitter<br>Test (Informative) - Arbitrary<br>Pattern | 1339003 | To evaluate the Low Frequency Uncorrelated Deterministic Jitter (UDJ_LF) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | Lane 2 - Low Frequency<br>Uncorrelated Deterministic Jitter<br>Test (Informative) - D10.2 | 1239003 | To evaluate the Low Frequency Uncorrelated Deterministic Jitter (UDJ_LF) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | Lane 2 - Sink Eye Diagram Test | 12140003 | | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Lane 2 - Sink Non ISI Jitter Test | 12220003 | | | Lane 2 - Sink Total Jitter Test | 12210003 | | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-1dB) -<br>Arbitrary Pattern | 13910024 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-1dB) -<br>TPS4 | 12910024 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-2dB) -<br>Arbitrary Pattern | 13910034 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-2dB) -<br>TPS4 | 12910034 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-3dB) -<br>Arbitrary Pattern | 13910044 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-3dB) -<br>TPS4 | 12910044 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-4dB) -<br>Arbitrary Pattern | 13910054 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-4dB) -<br>TPS4 | 12910054 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-5dB) -<br>Arbitrary Pattern | 13910064 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-5dB) -<br>TPS4 | 12910064 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-6dB) -<br>Arbitrary Pattern | 13910074 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-6dB) -<br>TPS4 | 12910074 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-7dB) -<br>Arbitrary Pattern | 13910084 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-7dB) -<br>TPS4 | 12910084 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-8dB) -<br>Arbitrary Pattern | 13910094 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-8dB) -<br>TPS4 | 12910094 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-9dB) -<br>Arbitrary Pattern | 13910104 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (-9dB) -<br>TPS4 | 12910104 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (OdB) -<br>Arbitrary Pattern | 13910014 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with<br>Cable Model (TP3_EQ) (OdB) - TPS4 | 12910014 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-1dB) -<br>Arbitrary Pattern | 13920024 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-1dB) -<br>TPS4 | 12920024 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-2dB) -<br>Arbitrary Pattern | 13920034 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-2dB) -<br>TPS4 | 12920034 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-3dB) -<br>Arbitrary Pattern | 13920044 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |------------------------------------------------------------------------------------------|----------|---------------------------------------------------| | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-3dB) -<br>TPS4 | 12920044 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-4dB) -<br>Arbitrary Pattern | 13920054 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-4dB) -<br>TPS4 | 12920054 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-5dB) -<br>Arbitrary Pattern | 13920064 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-5dB) -<br>TPS4 | 12920064 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-6dB) -<br>Arbitrary Pattern | 13920074 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-6dB) -<br>TPS4 | 12920074 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-7dB) -<br>Arbitrary Pattern | 13920084 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-7dB) -<br>TPS4 | 12920084 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-8dB) -<br>Arbitrary Pattern | 13920094 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-8dB) -<br>TPS4 | 12920094 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-9dB) -<br>Arbitrary Pattern | 13920104 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (-9dB) -<br>TPS4 | 12920104 | To find the optimized DC gain value for the CTLE. | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |----------------------------------------------------------------------------------------------------------|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------| | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (OdB) -<br>Arbitrary Pattern | 13920014 | To find the optimized DC gain value for the CTLE. | | Lane 3 - CTLE Optimization with No<br>Cable Model (TP3_EQ) (OdB) - TPS4 | 12920014 | To find the optimized DC gain value for the CTLE. | | Lane 3 - Cable Eye Diagram Test | 12150004 | | | Lane 3 - Cable Non ISI Jitter Test | 12240004 | | | Lane 3 - Cable Total Jitter Test | 12230004 | | | Lane 3 - Link Layer Phy Change<br>Test - Bit Rate | 12320004 | Link layer bit rate test verifies if the bit rate of the DUT can change accordingly from the lowest to the highest setting. | | Lane 3 - Link Layer Phy Change<br>Test - Level | 12310004 | Link layer level test verifies if the amplitude level of the DUT can change accordingly from the lowest to the highest setting. | | Lane 3 - Link Layer Phy Change<br>Test - Pre-Emphasis | 12300004 | Link layer preEmphasis test verifies if the preEmphasis of the DUT can change accordingly from the lowest preEmphasis to the highest preEmphasis setting. | | Lane 3 - Low Frequency<br>Uncorrelated Deterministic Jitter<br>Test (Informative) - Arbitrary<br>Pattern | 1339004 | To evaluate the Low Frequency Uncorrelated Deterministic Jitter (UDJ_LF) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique. This measurement is a data time interval error (Data-TIE) jitter measurement. | | Lane 3 - Low Frequency<br>Uncorrelated Deterministic Jitter<br>Test (Informative) - D10.2 | 1239004 | To evaluate the Low Frequency Uncorrelated Deterministic Jitter (UDJ_LF) accompanying the data transmission at either an explicit bit error rate of 1E-6 or through an approved estimation technique . This measurement is a data time interval error (Data-TIE) jitter measurement. | | Lane 3 - Sink Eye Diagram Test | 12140004 | | | Lane 3 - Sink Non ISI Jitter Test | 12220004 | | | Lane 3 - Sink Total Jitter Test | 12210004 | | | Macro | 12110001 | Selects:1211000101,1211000102,1211000103,121100010 4,1211000105 | | Macro | 12110002 | Selects:1211000201,1211000202,1211000203,121100020<br>4,1211000205 | | Macro | 12110003 | Selects:1211000301,1211000302,1211000303,121100030<br>4,1211000305 | | Macro | 12110004 | Selects:1211000401,1211000402,1211000403,121100040<br>4,1211000405 | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------|----------|--------------------------------------------------------------------| | Macro | 12160001 | Selects:1216000101,1216000102,1216000103,121600010<br>4,1216000105 | | Macro | 12160002 | Selects:1216000201,1216000202,1216000203,121600020<br>4,1216000205 | | Macro | 12160003 | Selects:1216000301,1216000302,1216000303,121600030<br>4,1216000305 | | Macro | 12160004 | Selects:1216000401,1216000402,1216000403,121600040<br>4,1216000405 | | Macro | 12193001 | Selects:1219300101,1219300102 | | Macro | 12193002 | Selects:1219300201,1219300202 | | Macro | 12193003 | Selects:1219300301,1219300302 | | Macro | 12193004 | Selects:1219300401,1219300402 | | Macro | 1220001 | Selects:1220001001,1220001002,1220001003,122000100<br>4,1220001005 | | Macro | 1220002 | Selects:1220002001,1220002002,1220002003,122000200<br>4,1220002005 | | Macro | 1220003 | Selects:1220003001,1220003002,1220003003,122000300<br>4,1220003005 | | Macro | 1220004 | Selects:1220004001,1220004002,1220004003,122000400<br>4,1220004005 | | Macro | 1222001 | Selects:1222001001,1222001002,1222001003,122200100<br>4,1222001005 | | Macro | 1222002 | Selects:1222002001,1222002002,1222002003,122200200<br>4,1222002005 | | Macro | 1222003 | Selects:1222003001,1222003002,1222003003,122200300<br>4,1222003005 | | Macro | 1222004 | Selects:1222004001,1222004002,1222004003,122200400<br>4,1222004005 | | Macro | 1222011 | Selects:1222011001,1222011002,1222011003,122201100<br>4,1222011005 | | Macro | 1222012 | Selects:1222012001,1222012002,1222012003,122201200<br>4,1222012005 | | Macro | 1222013 | Selects:1222013001,1222013002,1222013003,122201300<br>4,1222013005 | | Macro | 1222014 | Selects:1222014001,1222014002,1222014003,122201400<br>4,1222014005 | Table 4 Test IDs and Names (continued) | 000100 | |--------| | 000200 | | 000300 | | 000400 | | 000100 | | 000200 | | 000300 | | 000400 | | 000100 | | 000200 | | 000300 | | 000400 | | 050100 | | 050200 | | 050300 | | 050400 | | 100100 | | 100200 | | 100300 | | | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------|----------|--------------------------------------------------------------------| | Macro | 1271004 | Selects:1271004001,1271004002,1271004003,127100400 | | Macro | 1290001 | Selects:129000101,129000102,129000103,129000104,12<br>9000105 | | Macro | 1290002 | Selects:129000201,129000202,129000203,129000204,12<br>9000205 | | Macro | 1290003 | Selects:129000301,129000302,129000303,129000304,12<br>9000305 | | Macro | 1290004 | Selects:129000401,129000402,129000403,129000404,12<br>9000405 | | Macro | 1290005 | Selects:129000501,129000502,129000503,129000504,12<br>9000505 | | Macro | 1290006 | Selects:129000601,129000602,129000603,129000604,12<br>9000605 | | Macro | 1291101 | Selects:1291101001,1291101002,1291101003,129110100 | | Macro | 1291102 | Selects:1291102001,1291102002,1291102003,129110200<br>4 | | Macro | 1291103 | Selects:1291103001,1291103002,1291103003,129110300 | | Macro | 1291104 | Selects:1291104001,1291104002,1291104003,129110400 | | Macro | 1295101 | Selects:1295101001,1295101002,1295101003,129510100 | | Macro | 1295102 | Selects:1295102001,1295102002,1295102003,129510200<br>4 | | Macro | 1295103 | Selects:1295103001,1295103002,1295103003,129510300 | | Macro | 1295104 | Selects:1295104001,1295104002,1295104003,129510400 | | Macro | 13110001 | Selects:1311000101,1311000102,1311000103,131100010<br>4,1311000105 | | Macro | 13110002 | Selects:1311000201,1311000202,1311000203,131100020<br>4,1311000205 | | Macro | 13110003 | Selects:1311000301,1311000302,1311000303,131100030<br>4,1311000305 | | Macro | 13110004 | Selects:1311000401,1311000402,1311000403,131100040<br>4,1311000405 | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |-------|----------|--------------------------------------------------------------------| | Macro | 13193001 | Selects:1319300101,1319300102 | | Macro | 13193002 | Selects:1319300201,1319300202 | | Macro | 13193003 | Selects:1319300301,1319300302 | | Macro | 13193004 | Selects:1319300401,1319300402 | | Macro | 1320001 | Selects:1320001001,1320001002,1320001003,132000100<br>4,1320001005 | | Macro | 1320002 | Selects:1320002001,1320002002,1320002003,132000200<br>4,1320002005 | | Macro | 1320003 | Selects:1320003001,1320003002,1320003003,132000300<br>4,1320003005 | | Macro | 1320004 | Selects:1320004001,1320004002,1320004003,132000400<br>4,1320004005 | | Macro | 1322001 | Selects:1322001001,1322001002,1322001003,132200100<br>4,1322001005 | | Macro | 1322002 | Selects:1322002001,1322002002,1322002003,132200200<br>4,1322002005 | | Macro | 1322003 | Selects:1322003001,1322003002,1322003003,132200300<br>4,1322003005 | | Macro | 1322004 | Selects:1322004001,1322004002,1322004003,132200400<br>4,1322004005 | | Macro | 1322011 | Selects:1322011001,1322011002,1322011003,132201100<br>4,1322011005 | | Macro | 1322012 | Selects:1322012001,1322012002,1322012003,132201200<br>4,1322012005 | | Macro | 1322013 | Selects:1322013001,1322013002,1322013003,132201300<br>4,1322013005 | | Macro | 1322014 | Selects:1322014001,1322014002,1322014003,132201400<br>4,1322014005 | | Macro | 1330001 | Selects:1330001001,1330001002,1330001003,133000100<br>4,1330001005 | | Macro | 1330002 | Selects:1330002001,1330002002,1330002003,133000200<br>4,1330002005 | | Macro | 1330003 | Selects:1330003001,1330003002,1330003003,133000300<br>4,1330003005 | | Macro | 1330004 | Selects:1330004001,1330004002,1330004003,133000400<br>4,1330004005 | Table 4 Test IDs and Names (continued) | Name | TestID | Description | |---------------------------------------|---------|---------------------------------------------------------| | Macro | 1370501 | Selects:1370501001,1370501002,1370501003,137050100<br>4 | | Macro | 1370502 | Selects:1370502001,1370502002,1370502003,137050200<br>4 | | Macro | 1370503 | Selects:1370503001,1370503002,1370503003,137050300<br>4 | | Macro | 1370504 | Selects:1370504001,1370504002,1370504003,137050400<br>4 | | Non-PreEmphasis Level Settings | 1206 | | | Offline Capture Waveform | 101 | To capture all waveforms required for testing. | | PRBS Validation Algorithm<br>Settings | 1204 | | | Pre-Emphasis Level Settings | 1207 | | ## 4 Instruments The following table shows the instruments used by this application. The name is required by various remote interface methods. - Instrument Name The name to use as a parameter in remote interface commands. - Description The description of the instrument. For example, if an application uses an oscilloscope and a pulse generator, then you would expect to see something like this in the table below: Table 5 Example Instrument Information | Name | Description | |-------|-------------------------------------------| | scope | The primary oscilloscope. | | Pulse | The pulse generator used for Gen 2 tests. | and you would be able to remotely control an instrument using: ## 4 Instruments ``` queryOptions.Timeout = [timeout]; remoteAte.SendScpiQuery(queryOptions); ``` Here are the actual instrument names used by this application: NOTE The file, "InstrumentInfo.txt", which may be found in the same directory as this help file, contains all of the information found in the table below in a format suitable for parsing. Table 6 Instrument Names | Instrument Name | Description | |-----------------|--------------------------| | Infiniium | The primary oscilloscope | ## Index ``` C configuration variables and values, 9 copyright, 2 IDs and names of tests, 79 instrument names, 183 N names and IDs of tests, 79 names of instruments, 183 notices, 2 P programming, introduction to, 7 R Remote Programming Toolkit, 8 Τ test names and IDs, 79 ٧ variables and values, configuration, 9 W warranty, 2 ``` Index