Column Control DTX

Testing a Network Communication PCBA from Prototype to Manufacturing

Article Reprints

Keysight Technologies

Testing a Network Communication PCBA from Prototype to Manufacturing

Article Reprint

Testing a Network Communication PCBA from Prototype to Manufacturing

Early implementation of BST can cut test costs and time.

The Network Communications (netcomm) printed circuit board assembly is one the largest boards in terms of size, number of nodes/nets and components. It also has the most advanced technology in terms of speed and complexity. The quality of a product and its suc-cess depends on deploying an effective manufacturing test strategy to catch structural defects and prevent bad boards from flowing down to the functional station, box build or, at worst, into customers’ hands.

The manufacturing process of netcomm PCBAs faces many test challenges, mainly due to the loss of test access  with the prevalence of the following technologies:

  • Low voltage differential signal (LVDS) or high-speed differential signal.
  • Increased usage of on-board memories (DDR).
  • Multi-core processors.
  • High-density interconnect (HDI) PCBs.

Boundary scan is an important strategy to recover test coverage for netcomm boards during manufacturing test. Below are the following IEEE standards and bound-ary scan test system features that enable test engineers to recover manufacturing test:

1. IEEE Std. 1149.1. IEEE Std. 1149.1, the IEEE Standard for Test Access Port and Boundary-Scan Architecture, is the foundation of the boundary scan standard that enables testing of the intercon-nect between two or more boundary scan devices. Test features enabled on 1149.1 are:

  • Infrastructure test (integrity, IDCODE, bound-ary register length).
  • Interconnect test, which tests the connection between two or more boundary scan devices.
  • Silicon Nails.
  • Autobank, which enables silicon nails to test memories in a group or bank. The test time is significantly reduced. See below: PCBA with 18 DDR3 memories on board.
  • Test time for each silicon nail for DDR3 = 9 sec.
  • Total silicon nails test time = 162 sec.
  • Autobank (Group of 9 DDR3) = 9 sec.
  • Total Autobank = 18 sec. Cover-Extend Technolo-gy, which tests non-boundary scan devices such as connectors or digital devices using boundary scan.

2. IEEE Std 1149.6. IEEE Standard for boundary scan testing of advanced digital networks cov-ers the differential signal (LVDS). The following tests are generated using 1149.6 standard:

  • 1149.6 interconnect test, which tests differen-tial connections between two or more boundary scan devices.
  • Shorted capacitor test, which cap-tures differential signals of shorted capacitor (AC coupling) between two boundary scan devices.

  • Cover-Extend.

Boundary scan is cost-effective because it can be integrated into every stage of the PCBA manufacturing test-ing to recover coverage for those nodes/nets that have no test access, while at the same time reducing manufacturing test cost.

Now let’s look at how a typical netcomm board is built, as it will give us a good idea on the test requirements and potential solutions:

3. Prototype build. This is the ini-tial step where the design center or R&D team builds the board to ver-ify software and hardware design.

Boundary scan test program development can be developed at the early stage of board develop-ment where only limited infor-mation is available, such as the netlist, bill of materials (BoM) and boundary scan description language (BSDL) of boundary scan devic-es. The test engineer will be able to feed back to the board design engineer any necessary changes to the board before fabrication that will enable BST and maximize test coverage during manufacturing test-ing. The following boundary scan design for test can be captured during program development:

  • Availability of test access to the boundary scan chain test access port (TAP).
  • Proper logic level of boundary scan compliance pins.
  • Identify boundary scan chain to maximize coverage.
  • Boundary scan interconnect (1149.1 and 1149.6) coverage.
  • Proper fan-out of TAP pins for boundary scan test stability during testing.
  • Identify non-boundary scan devices that can be tested.
  • Verify boundary scan devices’ BSDL during testing.

4. New product introduction. This step involves a lot of work toward testing boards and verifying their manufacturability. Boards that are built will then be shipped to various sites of the company, or to custom-er sites and government bodies for certification and testing.

During the NPI stage, the in-cir-cuit test (ICT) fixture will be fabricated to ready it for production testing. Integration and implementation of boundary scan from prototype to ICT will significantly reduce cost on test program development, and debugging of boundary scan tests is performed during the prototype stage. Also dur-ing the prototype stage, boundary scan issues can be found early and resolved before progressing onto the building of ICT fixture at NPI.

Typical netcomm nodes/nets can range from 6,000 to more than 10,000 per board. A PCBA designed for BST will be able to test at least 40% of these nodes, thus reducing ICT fixture and system requirements.

An obvious benefit is the lower cost of ICT fixtures. Nodes/nets tested identified and verified during prototyp-ing by boundary scan can be removed from the ICT fixture. This will trans-late to significant cost-reduction for fabrication of the ICT fixture.

×

Please have a salesperson contact me.

*Indicates required field

Preferred method of communication? *Required Field
Preferred method of communication? Change email?
Preferred method of communication?

By clicking the button, you are providing Keysight with your personal data. See the Keysight Privacy Statement for information on how we use this data.

Thank you.

A sales representative will contact you soon.

Column Control DTX